FPGA AI Suite: Design Examples User Guide

ID 848957
Date 4/22/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

12.2.4. [HL-NO-DDR] PLL Adjustment

The design example build script adjusts the PLL driving the FPGA AI Suite IP clock based on the fMAX that the Quartus® Prime compiler achieves.