Low Latency Ethernet 10G MAC Intel® FPGA IP User Guide: Agilex™ 5 FPGAs and SoCs
                    
                        ID
                        813663
                    
                
                
                    Date
                    4/01/2024
                
                
                    Public
                
            A newer version of this document is available. Customers should click here to go to the newest version.
                
                    
                        1. Low Latency Ethernet 10G MAC Intel® FPGA IP Overview
                    
                    
                
                    
                        2. Getting Started
                    
                    
                
                    
                        3. Functional Description
                    
                    
                
                    
                    
                        4. Parameter Settings for the Low Latency Ethernet 10G MAC Intel® FPGA IP Core
                    
                
                    
                        5. Interface Signals
                    
                    
                
                    
                        6. Configuration Registers
                    
                    
                
                    
                    
                        7. Document Revision History for the Low Latency Ethernet 10G MAC Intel® FPGA IP User Guide: Agilex™ 5 FPGAs and SoCs
                    
                
            
        
                        
                        
                            
                            
                                2.1. Introduction to Intel® FPGA IP Cores
                            
                        
                            
                            
                                2.2. Installing and Licensing Intel® FPGA IP Cores
                            
                        
                            
                            
                                2.3. Specifying the IP Core Parameters and Options ( Quartus® Prime Pro Edition)
                            
                        
                            
                            
                                2.4. Generated File Structure
                            
                        
                            
                            
                                2.5. Simulating Intel® FPGA IP Cores
                            
                        
                            
                                2.6. Upgrading the Low Latency Ethernet 10G MAC Intel® FPGA IP Core
                            
                            
                        
                            
                                2.7. Low Latency Ethernet 10G MAC Intel® FPGA IP Design Examples
                            
                            
                        
                    
                
                        
                        
                            
                            
                                5.1. Clock and Reset Signals
                            
                        
                            
                            
                                5.2. Speed Selection Signal
                            
                        
                            
                            
                                5.3. Error Correction Signals
                            
                        
                            
                            
                                5.4. Avalon® Memory-Mapped Interface Programming Signals
                            
                        
                            
                                5.5. Avalon® Streaming Data Interfaces
                            
                            
                        
                            
                            
                                5.6. Avalon® Streaming Flow Control Signals
                            
                        
                            
                                5.7. Avalon® Streaming Status Interface
                            
                            
                        
                            
                                5.8. PHY-side Interfaces
                            
                            
                        
                            
                                5.9. IEEE 1588v2 Interfaces
                            
                            
                        
                    
                5.5.2. Avalon® Streaming RX Data Interface Signals
| Signal | Direction | Width | Description | 
|---|---|---|---|
| avalon_st_rx_startofpacket | Out | 1 | When asserted, indicates the beginning of the RX data. | 
| avalon_st_rx_endofpacket | Out | 1 | When asserted, indicates the end of the RX data. | 
| avalon_st_rx_valid | Out | 1 | When asserted, indicates that the avalon_st_rx_data[] signal and other signals on this interface are valid. | 
| avalon_st_rx_ready | In | 1 | Assert this signal when the client is ready to accept data. | 
| avalon_st_rx_error[] | Out | 6 | This signal indicates one or more errors in the current packet being transferred on the  Avalon®  streaming RX interface. It is qualified by the avalon_st_rx_valid and avalon_st_rx_ready signals and aligned to the end of packet. 
        
  |  
      
| avalon_st_rx_data[] | Out | 32/64 | RX data to the client. The MAC IP core sends the RX data to the client in this order: avalon_st_rx_data[31:24], avalon_st_rx_data[23:16], and so forth.  The width is 64 bits when you enable the Use 64-bit Ethernet 10G MAC Avalon® streaming interface option. Otherwise, it is 32 bits  |  
      
| avalon_st_rx_empty[] | Out | 2/3 |   Contains the number of empty bytes during the cycle that contain the end of the RX data. The width is 3 bits when you enable the Use 64-bit Ethernet 10G MAC Avalon® streaming interface option. Otherwise, it is 2 bits.  |  
      
   Related Information