Visible to Intel only — GUID: weh1709694949404
Ixiasoft
1. Low Latency Ethernet 10G MAC Intel® FPGA IP Overview
2. Getting Started
3. Functional Description
4. Parameter Settings for the Low Latency Ethernet 10G MAC Intel® FPGA IP Core
5. Interface Signals
6. Configuration Registers
7. Document Revision History for the Low Latency Ethernet 10G MAC Intel® FPGA IP User Guide: Agilex™ 5 FPGAs and SoCs
2.1. Introduction to Intel® FPGA IP Cores
2.2. Installing and Licensing Intel® FPGA IP Cores
2.3. Specifying the IP Core Parameters and Options ( Quartus® Prime Pro Edition)
2.4. Generated File Structure
2.5. Simulating Intel® FPGA IP Cores
2.6. Upgrading the Low Latency Ethernet 10G MAC Intel® FPGA IP Core
2.7. Low Latency Ethernet 10G MAC Intel® FPGA IP Design Examples
5.1. Clock and Reset Signals
5.2. Speed Selection Signal
5.3. Error Correction Signals
5.4. Avalon® Memory-Mapped Interface Programming Signals
5.5. Avalon® Streaming Data Interfaces
5.6. Avalon® Streaming Flow Control Signals
5.7. Avalon® Streaming Status Interface
5.8. PHY-side Interfaces
5.9. IEEE 1588v2 Interfaces
Visible to Intel only — GUID: weh1709694949404
Ixiasoft
5.9.3. IEEE 1588v2 Interface Clocks
Interface Signal | Speed | Clock Signal |
---|---|---|
tx_egress_* tx_etstamp_ins_* |
10M/100M/1G/2.5G/5G/10G(USXGMII) | tx_312_5_clk |
1G/2.5G 10M/100M/1G/2.5G |
tx_156_25_clk | |
tx_time_of_day_*_10G_* |
10M/100M/1G/2.5G/5G/10G(USXGMII) | tx_312_5_clk |
1G/2.5G 10M/100M/1G/2.5G |
— | |
tx_time_of_day_*_1G_* |
10M/100M/1G/2.5G/5G/10G(USXGMII) | — |
1G/2.5G 10M/100M/1G/2.5G |
gmii_tx_clk | |
rx_ingress_* rx_estamp_ins_* |
10M/100M/1G/2.5G/5G/10G(USXGMII) | rx_312_5_clk |
1G/2.5G 10M/100M/1G/2.5G |
rx_156_25_clk | |
rx_time_of_day_*_10G_* |
10M/100M/1G/2.5G/5G/10G(USXGMII) | rx_312_5_clk |
1G/2.5G 10M/100M/1G/2.5G |
— | |
rx_time_of_day_*_1G_* |
10M/100M/1G/2.5G/5G/10G(USXGMII) | — |
1G/2.5G 10M/100M/1G/2.5G |
gmii_rx_clk |