Low Latency Ethernet 10G MAC Intel® FPGA IP User Guide: Agilex™ 5 FPGAs and SoCs
ID
813663
Date
4/01/2024
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1. Low Latency Ethernet 10G MAC Intel® FPGA IP Overview
2. Getting Started
3. Functional Description
4. Parameter Settings for the Low Latency Ethernet 10G MAC Intel® FPGA IP Core
5. Interface Signals
6. Configuration Registers
7. Document Revision History for the Low Latency Ethernet 10G MAC Intel® FPGA IP User Guide: Agilex™ 5 FPGAs and SoCs
2.1. Introduction to Intel® FPGA IP Cores
2.2. Installing and Licensing Intel® FPGA IP Cores
2.3. Specifying the IP Core Parameters and Options ( Quartus® Prime Pro Edition)
2.4. Generated File Structure
2.5. Simulating Intel® FPGA IP Cores
2.6. Upgrading the Low Latency Ethernet 10G MAC Intel® FPGA IP Core
2.7. Low Latency Ethernet 10G MAC Intel® FPGA IP Design Examples
5.1. Clock and Reset Signals
5.2. Speed Selection Signal
5.3. Error Correction Signals
5.4. Avalon® Memory-Mapped Interface Programming Signals
5.5. Avalon® Streaming Data Interfaces
5.6. Avalon® Streaming Flow Control Signals
5.7. Avalon® Streaming Status Interface
5.8. PHY-side Interfaces
5.9. IEEE 1588v2 Interfaces
1.5.1. Resource Utilization
The estimated resource utilization for all operating modes are obtained by compiling the Low Latency Ethernet 10G MAC Intel® FPGA IP core with the Quartus® Prime software targeting on Agilex™ 5 devices. These estimates are generated by the fitter, excluding the virtual I/Os.
MAC Settings | ALMs | ALUTs | Logic Registers | Memory Block (M20K) | |||
---|---|---|---|---|---|---|---|
Operating Mode | Enabled Options | ||||||
1G/2.5G | Supplementary addresses. Memory-based statistics counters. |
3300 | 4500 | 5750 | 4 | ||
1G/2.5G | IEEE 1588 PTP supplementary addresses. Memory-based statistics counters. |
Time of day: 96b and 64b. | 5200 | 7200 | 11200 | 21 | |
10M/100M/1G/2.5G/5G/10G (USXGMII) | Supplementary addresses. Memory-based statistics counters. |
2900 | 4300 | 4700 | 4 | ||
10M/100M/1G/2.5G/5G/10G (USXGMII) | IEEE 1588 PTP supplementary addresses. Memory-based statistics counters. |
Time of day: 96b and 64b. | 5200 | 6000 | 8200 | 21 | |
10M/100M/1G/2.5G | Supplementary addresses. Memory-based statistics counters. |
3400 | 4725 | 6000 | 4 |