MACsec Intel® FPGA IP User Guide

ID 736108
Date 3/31/2024
Public
Document Table of Contents

2.2.1.10. Encrypt Port Mux Management Interface

Table 16.  Encrypt Port Mux Management Interface
Signal Name Width Direction Description
tx_mux_app_pp_lite_awaddr 25 Input Write address
tx_mux_app_pp_lite_awvalid 1 Input Write address valid
tx_mux_app_pp_lite_wdata 32 Input Write data
tx_mux_app_pp_lite_wstrb 4 Input Indicates the byte lanes that hold valid data
tx_mux_app_pp_lite_wvalid 1 Input Write data valid
tx_mux_app_pp_lite_bready 1 Input Indicates that the master can accept a write response
tx_mux_app_pp_lite_araddr 25 Input Read address
tx_mux_app_pp_lite_arvalid 1 Input Read address channel valid
tx_mux_app_pp_lite_rready 1 Input Indicates that the master can accept the read data and response
tx_mux_pp_app_lite_awready 1 Output Indicates slave is ready to accept a write transaction
tx_mux_pp_app_lite_wready 1 Output Indicates that the salve can accept the write data
tx_mux_pp_app_lite_bresp 2 Output Indicates the status of the write transaction
tx_mux_pp_app_lite_bvalid 1 Output Write response valid
tx_mux_pp_app_lite_arready 1 Output Indicates that the slave is ready to accept an read address transaction
tx_mux_pp_app_lite_rdata 32 Output Read data
tx_mux_pp_app_lite_rvalid 1 Output Read data valid
tx_mux_pp_app_lite_rresp 2 Output Indicates the status of the read transfer
tx_mux_pp_app_rst_rdy 1 Output When 1'b1, indicates that the mux has completed its reset sequence, is currently out of reset, and is ready for a new reset sequence.
tx_mux_pp_app_cold_rst_ack_n 1 Output Acknowledge signal for mux's internal subsystem_cold_rst_n. Active low.
tx_mux_pp_app_warm_rst_ack_n 1 Output Acknowledge signal for mux's internal subsystem_warm_rst_n. Active low.