Visible to Intel only — GUID: xvz1691560429875
Ixiasoft
3.3.6.1.1. Machine Status Register (mstatus)
3.3.6.1.2. Machine Trap-Vector Base-Address Register (mtvec)
3.3.6.1.3. Machine Interrupt Register (mip and mie)
3.3.6.1.4. Machine Exception Program Counter Register (mepc)
3.3.6.1.5. Machine Cause Register (mcause)
3.3.6.1.6. Machine Trap Value Register (mtval)
4.3.1. General-Purpose Register File
4.3.2. Shadow Register
4.3.3. Arithmetic Logic Unit
4.3.4. Multipy and Divide Units
4.3.5. Floating-Point Unit
4.3.6. Custom Instruction
4.3.7. Instruction Cycles
4.3.8. Reset and Debug Signals
4.3.9. Control and Status Registers
4.3.10. Trap Controller (CLINT)
4.3.11. Trap Controller (CLIC)
4.3.12. Memory and I/O Organization
4.3.13. RISC-V based Debug Module
4.3.14. Error Correction Code (ECC)
4.3.15. Branch Prediction
4.3.16. Lockstep Module
4.3.10.1.1. Machine Status Register (mstatus)
4.3.10.1.2. Machine Trap-Vector Base-Address Register (mtvec)
4.3.10.1.3. Machine Interrupt Register (mip and mie)
4.3.10.1.4. Machine Exception Program Counter Register (mepc)
4.3.10.1.5. Machine Cause Register (mcause)
4.3.10.1.6. Machine Trap Value Register (mtval)
4.3.10.1.7. Machine Second Trap Value Register (mtval2)
4.3.11.1.3.1. Machine Trap-handler Vector Table base address Register (mtvt)
4.3.11.1.3.2. Machine Next Interrupt Handler Address and Interrupt Enable Register (mnxti)
4.3.11.1.3.3. Machine Interrupt Status Register (mintstatus)
4.3.11.1.3.4. Machine Interrupt-Level Threshold Register (mintthresh)
4.3.11.1.3.5. Machine Scratch Swap for Interrupt-Level Register (mscratchcswl)
Visible to Intel only — GUID: xvz1691560429875
Ixiasoft
3.1.1. Pipelined
Quartus® Prime Edition | FPGA Used | OPN | fMAX (MHz) | Logic Size | Architecture Performance | |
---|---|---|---|---|---|---|
DMIPS/MHz Ratio | CoreMark/MHz Ratio | |||||
Quartus® Prime Pro Edition | Cyclone® 10 | 10CX220YF780I5G | 285 | 1116 ALM | 0.63 | 0.49 |
Arria® 10 | 10AS066N3F40E2SG | 298 | 1121 ALM | |||
Stratix® 10 | 1SX280LU2F50E2VG | 327 | 1283 ALM | |||
Agilex™ 7 | AGFB014R24AR0 | 422 | 1285 ALM | |||
Agilex™ 5 | A5EC065BB32AE4S | 339 | 1246 ALM | |||
Quartus® Prime Standard Edition | Cyclone® IV E | EP4CE115F29I8L | 107 | 2831 LE | 0.650 | 0.441 |
Cyclone® V | 5CGTFD9E5F35C7 | 145 | 1253 ALM | |||
Arria® V | 5AGXMB7G6F35C6 | 146 | 1222 ALM | |||
Arria® V GZ | 5AGZME7K2F40C3 | 264 | 1215 ALM | |||
Stratix® V | 5SGXEA7K2F40C2 | 304 | 1199 ALM | |||
Cyclone® 10 LP | 10CL120YF780I7G | 135 | 2848 LE | |||
Arria® 10 | 10AS066N3F40E2SG | 290 | 1132 ALM | |||
MAX® 10 | 10M50DAF484C7G | 123 | 2864 LE |
Parameter | Settings/Description | ||
---|---|---|---|
Quartus® Prime Pro Edition | Quartus® Prime Standard Edition | ||
Quartus® Prime seed | Maximum performance result are based on 10 seed sweep from Quartus® Prime Pro Edition software version 25.1. | Maximum performance result are based on 10 seed sweep from Quartus® Prime Standard Edition software version 23.1. | |
Device speed grade | Fastest speed grade from each Altera FPGA device family. | ||
Defined peripherals |
|
|
|
|
|||
Toolchain | Version |
|
|
Compiler configuration |
|
Altera uses the same Quartus® Prime design example for maximum performance benchmark(fMAX) and logic size benchmarks. The compiler settings are:
- Superior Performance with Maximum Placement Effort in Quartus® Prime Pro Edition software.
- High Performance Effort in Quartus® Prime Standard Edition software.
Note: Results may vary depending on the version of the Quartus® Prime software, the version of the Nios® V processor, compiler version, target device and the configuration of the processor. Additionally, any changes to the system logic design might change the performance and LE usage. All results are generated from design built with Platform Designer.