Nios® V Processor Reference Manual

ID 683632
Date 5/25/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4.3.11.1.3.3. Machine Interrupt Status Register (mintstatus)

A new M-mode CSR, mintstatus, holds the active interrupt level for supported privilege mode. These fields are read-only. The primary reason to expose these fields is to support debugging.

Table 129.   mintstatus Register Layout
31 24 23 16 15 8 7 0
mil Reserved 0 Reserved

The mintstatus registers are accessible in CLINT mode for processor systems that support both CLINT and CLIC modes.