Nios® V Processor Reference Manual

ID 683632
Date 5/25/2025
Public

Visible to Intel only — GUID: epu1691560452903

Ixiasoft

Document Table of Contents

3.1.2. Non-pipelined

Table 21.   Nios® V/m Processor Performance Benchmarks in Altera FPGA Devices for Quartus® Prime Software
Quartus® Prime Edition FPGA Used OPN fMAX (MHz) Logic Size Architecture Performance
DMIPS/MHz Ratio CoreMark/MHz Ratio
Quartus® Prime Pro Edition Cyclone® 10 10CX220YF780I5G 313 752 ALM 0.227 0.170
Arria® 10 10AS066N3F40E2SG 315 736 ALM
Stratix® 10 1SX280LU2F50E2VG 357 837 ALM
Agilex™ 7 AGFB014R24AR0 414 817 ALM
Agilex™ 5 A5EC065BB32AE4S 381 821 ALM
Quartus® Prime Standard Edition Cyclone® IV E EP4CE115F29I8L 117 1598 LE 0.268 0.201
Cyclone® V 5CGTFD9E5F35C7 144 705 ALM
Arria® V 5AGXMB7G6F35C6 159 708 ALM
Arria® V GZ AGZME7K2F40C3 281 658 ALM
Stratix® V 5SGXEA7K2F40C2 330 641 ALM
Cyclone® 10 LP 10CL120YF780I7G 135 1604 LE
Arria® 10 10AS066N3F40E2SG 316 559 ALM
MAX® 10 10M50DAF484C7G 127 1619 LE
Table 22.  Benchmark Parameters for Quartus® Prime Software
Parameter Settings/Description
Quartus® Prime Pro Edition Quartus® Prime Standard Edition
Quartus® Prime seed Maximum performance result are based on 10 seed sweep from Quartus® Prime Pro Edition software version 25.1. Maximum performance result are based on 10 seed sweep from Quartus® Prime Standard Edition software version 23.1.
Device speed grade Fastest speed grade from each Altera FPGA device family.
Defined peripherals
  • Nios® V/m processor core (without debug module and internal timer).
  • 128 KB on-chip memory for the instruction and data bus.
  • JTAG UART Intel® FPGA IP.
  • Interval Timer Core
Toolchain Version
  • riscv32-unknown-elf-gcc (GCC) version 13.2.0
  • CMake Version: 3.31.3
  • riscv32-unknown-elf-gcc (GCC) version 12.1.0
  • CMake Version: 3.27.1
Compiler configuration
  • Compiler flags: -03
  • Assembler options: -Wa -gdwarf2
  • Compile options: -Wall -Wformat-security -march=rv32i -mabi=ilp32
Altera uses the same Quartus® Prime design example for maximum performance benchmark(fMAX) and logic size benchmarks. However, the compiler settings are different for each benchmarks:
  • Superior Performance with Maximum Placement Effort in Quartus® Prime Pro Edition software.
  • High Performance Effort in Quartus® Prime Standard Edition software.
Note: Results may vary depending on the version of the Quartus® Prime software, the version of the Nios® V processor, compiler version, target device and the configuration of the processor. Additionally, any changes to the system logic design might change the performance and LE usage. All results are generated from design built with Platform Designer.