Nios® V Processor Reference Manual

ID 683632
Date 5/25/2025
Public

Visible to Intel only — GUID: nqt1740977061653

Ixiasoft

Document Table of Contents

4.3.11.1.2. Indirect Access M-mode CSRs

Access to CLIC registers—clicintctl, clicintattr, clicintip, and clicintie utilizes the 32-bit Indirect Access M-mode CSRs.

Table 124.  Indirect Access M-mode CSRs
CSR Address Name Access Description
0x350 miselect WARL Machine Indirect Select
0x351 mireg Read/Write Machine Indirect Alias
0x352 mireg2 Read/Write Machine Indirect Alias 2

The CSRs listed in the table above provide a window for accessing register state indirectly. The value of miselect determines which register is accessed upon read or write of each of the machine indirect alias CSRs—mireg*.