MAX® 10 FPGA Signal Integrity Design Guidelines

ID 683572
Date 3/17/2025
Public

Visible to Intel only — GUID: sex1738916064131

Ixiasoft

Document Table of Contents

1.8. Guidelines: LVTTL/LVCMOS I/O Utilization for MAX® 10 FPGA Package B610

Use the GPIO SSO Estimator Tool for MAX® 10 FPGA Package B610 to plan the total LVTTL/LVCMOS I/O utilization in each I/O bank without violating the MAX® 10 VIH and VIL specifications. The tool helps you estimate the SSO noise margin based on modifiable input parameters.

The Quartus® Prime software outputs a critical warning recommending you to assess the SSO noise margin in the GPIO SSO Estimator Tool for MAX® 10 FPGA Package B610 if you assign the following settings:

  • MAX® 10 FPGA package B610 as the device
  • Output or bidirectional pin with the LVTTL/LVCMOS I/O standards