Networking Interface for Open Programmable Acceleration Engine: Intel® Programmable Acceleration Card with Intel® Arria® 10 GX FPGA
ID
683532
Date
8/05/2019
Public
2.2.1.1. Clocks in 4x10GBASE-SR Mode
2.2.1.2. Unified Data Interface in 4x10GBASE-SR Mode
2.2.1.3. PHY Control and Status in 4x10GBASE-SR Mode
2.2.1.4. PR Management in 4x10GBASE-SR Mode
2.2.1.5. Reset Control and Status in 4x10GBASE-SR Mode
2.2.1.6. Initialization in 4x10GBASE-SR Mode
2.2.1.7. Unused 10GbE Channels
3.1.4.1. Receiver CTLE AC Gain sysfs Encodings
3.1.4.2. Receiver VGA sysfs Encodings
3.1.4.3. Receiver CTLE DC Gain sysfs Encodings
3.1.4.4. Transmitter Pre-Emphasis First Post Tap Encodings
3.1.4.5. Transmitter Pre-Emphasis Second Post Tap Encodings
3.1.4.6. Transmitter Pre-Emphasis First Pre Tap Encodings
3.1.4.7. Transmitter Pre-Emphasis Second Pre Tap Encodings
3.1.4.8. Transmitter VOD Encodings
3.1.4.6. Transmitter Pre-Emphasis First Pre Tap Encodings
analog-pma-setting-index = "5"
HSSI PHY transmitter pre-emphasis first pre tap is specified using a combination of two parameters:
- XCVR_A10_TX_PRE_EMP_SIGN_PRE_TAP_1T – specifies positive or negative pre-emphasis polarity.
- XCVR_A10_TX_PRE_EMP_SWITCHING_CTRL_PRE_TAP_1T – specifies pre-emphasis magnitude.
The following table shows the supported range of values for transmitter pre-emphasis first pre tap with the corresponding sysfs analog-pma-setting hex string value.
XCVR_A10_TX_PRE_EMP_SWITCHING_CTRL_PRE_TAP_1T |
analog-pma-setting |
---|---|
Range of decimal values from 0 to 16 XCVR_A10_TX_PRE_EMP_SIGN_PRE_TAP_1T=FIR_PRE_1T_POS |
Range of string values from "0" to "10" |
Range of decimal values from 0 to 16 XCVR_A10_TX_PRE_EMP_SIGN_PRE_TAP_1T=FIR_PRE_1T_NEG |
Range of string values from "20" to "30" (default = "20") |
Related Information