Networking Interface for Open Programmable Acceleration Engine: Intel® Programmable Acceleration Card with Intel® Arria® 10 GX FPGA
ID
683532
Date
8/05/2019
Public
2.2.1.1. Clocks in 4x10GBASE-SR Mode
2.2.1.2. Unified Data Interface in 4x10GBASE-SR Mode
2.2.1.3. PHY Control and Status in 4x10GBASE-SR Mode
2.2.1.4. PR Management in 4x10GBASE-SR Mode
2.2.1.5. Reset Control and Status in 4x10GBASE-SR Mode
2.2.1.6. Initialization in 4x10GBASE-SR Mode
2.2.1.7. Unused 10GbE Channels
3.1.4.1. Receiver CTLE AC Gain sysfs Encodings
3.1.4.2. Receiver VGA sysfs Encodings
3.1.4.3. Receiver CTLE DC Gain sysfs Encodings
3.1.4.4. Transmitter Pre-Emphasis First Post Tap Encodings
3.1.4.5. Transmitter Pre-Emphasis Second Post Tap Encodings
3.1.4.6. Transmitter Pre-Emphasis First Pre Tap Encodings
3.1.4.7. Transmitter Pre-Emphasis Second Pre Tap Encodings
3.1.4.8. Transmitter VOD Encodings
3.1.4.3. Receiver CTLE DC Gain sysfs Encodings
analog-pma-setting-index = "2"
HSSI PHY receiver CTLE DC Gain is specified using the XCVR_A10_RX_EQ_DC_GAIN_TRIM parameter. The following table shows the supported range of values for receiver CTLE DC Gain with the corresponding sysfs analog-pma-setting hex string value.
XCVR_A10_RX_EQ_DC_GAIN_TRIM |
analog-pma-setting |
---|---|
NO_DC_GAIN |
"0" |
STG1_GAIN7 |
"7" (default) |
Related Information