Networking Interface for Open Programmable Acceleration Engine: Intel® Programmable Acceleration Card with Intel® Arria® 10 GX FPGA
ID
683532
Date
8/05/2019
Public
2.2.1.1. Clocks in 4x10GBASE-SR Mode
2.2.1.2. Unified Data Interface in 4x10GBASE-SR Mode
2.2.1.3. PHY Control and Status in 4x10GBASE-SR Mode
2.2.1.4. PR Management in 4x10GBASE-SR Mode
2.2.1.5. Reset Control and Status in 4x10GBASE-SR Mode
2.2.1.6. Initialization in 4x10GBASE-SR Mode
2.2.1.7. Unused 10GbE Channels
3.1.4.1. Receiver CTLE AC Gain sysfs Encodings
3.1.4.2. Receiver VGA sysfs Encodings
3.1.4.3. Receiver CTLE DC Gain sysfs Encodings
3.1.4.4. Transmitter Pre-Emphasis First Post Tap Encodings
3.1.4.5. Transmitter Pre-Emphasis Second Post Tap Encodings
3.1.4.6. Transmitter Pre-Emphasis First Pre Tap Encodings
3.1.4.7. Transmitter Pre-Emphasis Second Pre Tap Encodings
3.1.4.8. Transmitter VOD Encodings
2.2.1.4. PR Management in 4x10GBASE-SR Mode
The f2a_prmgmt_ctrl_clk clock output is a 100MHz free running clock source that the MAC and related AFU logic can optionally use for miscellaneous lower speed logic. The MAC and related AFU logic can optionally use the f2a_prmgmt_ram_ena output as a reset.
The remaining ports on the PR management bus are for internal use in Intel® AFU example designs. Statically drive a2f_prmgmt_fatal_err and a2f_prmgmt_dout low. In a multi-channel implementation, drive from a centralized point in the AFU implementation’s top-level logic.