Visible to Intel only — GUID: bhc1395127807564
Ixiasoft
Visible to Intel only — GUID: bhc1395127807564
Ixiasoft
6.9.1. XGMII TX Signals
The signals below are present in the following operating modes: 10G, 1G/10G, 1G/2.5G/10G, 10M/100M/1G/2.5G/5G/10G (USXGMII), 10M/100M/1G/10G, and 10M/100M/1G/2.5G/10G.
Signal | Condition | Direction | Width | Description |
---|---|---|---|---|
xgmii_tx_data[] | Use legacy Ethernet 10G MAC XGMII interface disabled. Enable 10GBASE-R register mode disabled. |
Out | 32 | 4-lane data bus. Lane 0 starts from the least significant bit.
|
Use legacy Ethernet 10G MAC XGMII interface disabled. Enable 10GBASE-R register mode enabled. |
Out | 64 | 8-lane SDR XGMII transmit data. This signal connects directly to the NativePHY IP core.
|
|
xgmii_tx_control[] | Use legacy Ethernet 10G MAC XGMII interface disabled. Enable 10GBASE-R register mode disabled. |
Out | 4 | Control bits for each lane in xgmii_tx_data[].
|
Use legacy Ethernet 10G MAC XGMII interface disabled. Enable 10GBASE-R register mode enabled. |
Out | 8 | 8-lane SDR XGMII transmit control. This signal connects directly to the NativePHY IP core.
|
|
xgmii_tx_valid | Use legacy Ethernet 10G MAC XGMII interface disabled. (Enable 10GBASE-R register mode enabled or Speed is set to 10M/100M/1G/2.5G/5G/10G (USXGMII)) |
Out | 1 | When asserted, indicates that the data and control buses are valid. |
xgmii_tx[] | Use legacy Ethernet 10G MAC XGMII interface enabled. | Out | 72 | 8-lane SDR XGMII transmit data and control bus. Each lane contains 8 data plus 1 control bits. The signal mapping is compatible with the 64b MAC.
|
link_fault_status_xgmii_tx_data[] | — | In | 2 | This signal is present in the MAC TX only variation. Connect this signal to the corresponding RX client logic to handle the local and remote faults. The following values indicate the link fault status:
|