Visible to Intel only — GUID: nfa1460341028041
Ixiasoft
1. About LL Ethernet 10G MAC
2. Getting Started
3. LL Ethernet 10G MAC Intel® FPGA IP Design Examples
4. Functional Description
5. Configuration Registers
6. Interface Signals
7. Low Latency Ethernet 10G MAC Intel® FPGA IP User Guide Archives
8. Document Revision History for the Low Latency Ethernet 10G MAC Intel® FPGA IP User Guide
2.1. Introduction to Intel® FPGA IP Cores
2.2. Installing and Licensing Intel® FPGA IP Cores
2.3. Specifying the IP Core Parameters and Options ( Quartus® Prime Pro Edition)
2.4. IP Core Generation Output ( Quartus® Prime Pro Edition)
2.5. Files Generated for Intel IP Cores (Legacy Parameter Editor)
2.6. Simulating Intel® FPGA IP Cores
2.7. Creating a Signal Tap Debug File to Match Your Design Hierarchy
2.8. Parameter Settings for the Low Latency Ethernet 10G MAC Intel® FPGA IP Core
2.9. Upgrading the Low Latency Ethernet 10G MAC Intel® FPGA IP Core
2.10. Design Considerations for the Low Latency Ethernet 10G MAC Intel® FPGA IP Core
5.1. Register Map
5.2. Register Access Definition
5.3. Primary MAC Address
5.4. MAC Reset Control Register
5.5. TX Configuration and Status Registers
5.6. Flow Control Registers
5.7. Unidirectional Control Registers
5.8. RX Configuration and Status Registers
5.9. Timestamp Registers
5.10. ECC Registers
5.11. Statistics Registers
6.1. Clock and Reset Signals
6.2. Speed Selection Signal
6.3. Error Correction Signals
6.4. Unidirectional Signals
6.5. Avalon® Memory-Mapped Interface Programming Signals
6.6. Avalon® Streaming Data Interfaces
6.7. Avalon® Streaming Flow Control Signals
6.8. Avalon® Streaming Status Interface
6.9. PHY-side Interfaces
6.10. IEEE 1588v2 Interfaces
Visible to Intel only — GUID: nfa1460341028041
Ixiasoft
1.1.1. LL Ethernet 10G MAC and Legacy 10-Gbps Ethernet MAC
Current users of the legacy 10-Gbps Ethernet MAC IP core can use the following table to consider migrating to the LL Ethernet 10G MAC Intel® FPGA IP core.
Feature | LL 10GbE MAC | Legacy 10GbE MAC |
---|---|---|
Operating mode |
|
|
Device support 1 |
|
|
Operating frequency |
|
|
Latency (TX + RX) |
For Arria® 10 and Cyclone® 10 GX devices:
For Stratix® 10 devices:
|
|
Resource utilization | For Arria® 10 and Cyclone® 10 GX devices:
For Stratix® 10 devices:
|
2,300 ALMs, 3,100 ALUTs, 4,400 Registers, 2 M20Ks (10G with all options disabled) |
Avalon® streaming interface data width |
|
|
XGMII data width |
|
|
Configuration registers |
|
|
Error detection and correction (ECC) | Supported | Not supported |
10GBASE-R register mode | Supported | Not supported |
96-bit and 64-bit ToD clock formats | Supported | Not supported |
Programmable IPG | Supported | Not supported |
Related Information
1 Device support depends on the operating mode. Refer to the individual user guides for further details.