Visible to Intel only — GUID: jea1697546266474
Ixiasoft
Visible to Intel only — GUID: jea1697546266474
Ixiasoft
50.4. White Balance Correction IP Registers
Address | Register | Access | Description | |
---|---|---|---|---|
Lite 153 | Full | |||
Parameterization registers | ||||
0x0000 | VID_PID | RO | N/A | Read this register to retrieve the ID of the IP. This register always returns 0x6FA7_017A. |
0x0004 | VERSION | RO | N/A | Read this register to retrieve the version information for the IP. |
0x0008 | LITE_MODE | RO | N/A | Read this register to determine if Lite mode is on. This register always returns 1. |
0x000C | DEBUG_ENABLED | RO | N/A | Read this register to determine if Debug features are on. This register returns 0 for off and 1 for on. |
0x0010 | BPS_IN | RO | N/A | Read this register to determine the Input bits per color symbol. |
0x0014 | BPS_OUT | RO | N/A | Read this register to determine the Output bits per color symbol. |
0x0018 | NUM_COLOR_IN | RO | N/A | Read this register to determine the Number of color planes at the input. This register always returns 1. |
0x001C | NUM_COLOR_OUT | RO | N/A | Read this register to determine the Number of color planes at the output. This register always returns 1. |
0x0020 | PIP | RO | N/A | Read this register to determine the Number of pixels in parallel. |
0x0024 | MAX_WIDTH | RO | N/A | Read this register to determine the Maximum field width. |
0x0028 | MAX_HEIGHT | RO | N/A | Read this register to determine the Maximum field height. |
0x002C to 0x011F | - | - | - | Reserved |
Control, debug and statistics registers | ||||
0x0120 | IMG_INFO_WIDTH | RW | N/A | The expected width of the incoming video fields. |
0x0124 | IMG_INFO_HEIGHT | RW | N/A | The expected height of the incoming video fields. |
0x0028 to 0x013F | - | - | - | Reserved |
0x0140 | STATUS | RO | N/A | Read this register for information about the IP status. |
0x0144 | FRAME_STATS | RO | N/A | Read this register for some frame statistics. |
0x0148
|
COMMIT | RW | N/A | Write any value to this register to submit changes to the control and color scaler registers. |
0x014C | CONTROL | RW | N/A | Control bits and fields of the IP |
0x0150 | CFA_00_COLOR_SCALER | RW | N/A | Color scaler value for color channel 0. |
0x0154 | CFA_01_COLOR_SCALER | RW | N/A | Color scaler value for color channel 1. |
0x0158 | CFA_10_COLOR_SCALER | RW | N/A | Color scaler value for color channel 2. |
0x015C | CFA_11_COLOR_SCALER | RW | N/A | Color scaler value for color channel 3. |
0x0160 to 0x01FF | - | - | - | Reserved |
Register Bit Description
Name | Bits | Description |
---|---|---|
Reserved | 31:2 | Reserved. |
Commit | 1 | Pending commit |
Running | 0 | When 1, the IP is processing data.. |
Name | Bits | Description |
---|---|---|
Reserved | 31:8 | Reserved. |
Checksum | 7:0 | A simple checksum of the frame. |
Name | Bits | Description |
---|---|---|
Reserved | 31:3 | Reserved. Write 0. |
Color filter array phase | 2:1 | Specifies 2x2 color filter order starting from the top left corner of the image. 00 01 10 11 C0C1 C1C0 C2C3 C3C2 C2C3 C3C2 C0C1 C1C0 |
Bypass | 0 | When set the IP passes the input image unmodified. |
Name | Bits | Description |
---|---|---|
Reserved | 31:19 | Reserved. Write 0. |
Value | 18:0 | Unsigned 8.11 fixed-point color scaler for color channel 0 (C0). MSBs to LSBs correspond to the binary digits 27 to 2-11. |
Name | Bits | Description |
---|---|---|
Reserved | 31:19 | Reserved. Write 0. |
Value | 18:0 | Unsigned 8.11 fixed-point color scaler for color channel 1 (C1). MSBs to LSBs correspond to the binary digits 27 to 2-11. |
Name | Bits | Description |
---|---|---|
Reserved | 31:19 | Reserved. Write 0. |
Value | 18:0 | Unsigned 8.11 fixed-point color scaler for color channel 2 (C2). MSBs to LSBs correspond to the binary digits 27 to 2-11. |
Name | Bits | Description |
---|---|---|
Reserved | 31:19 | Reserved. Write 0. |
Value | 18:0 | Unsigned 8.11 fixed-point color scaler for color channel 3 (C3). MSBs to LSBs correspond to the binary digits 27 to 2-11. |