Visible to Intel only — GUID: sss1397443280764
Ixiasoft
1.1. Logic Array Block
1.2. Embedded Memory
1.3. Embedded Multiplier
1.4. Clocking and PLL
1.5. General Purpose I/O
1.6. High-Speed LVDS I/O
1.7. External Memory Interface
1.8. Analog to Digital Converter
1.9. Configuration Schemes
1.10. User Flash Memory
1.11. Power Management
1.12. Document Revision History for Intel® MAX® 10 FPGA Device Architecture
Visible to Intel only — GUID: sss1397443280764
Ixiasoft
1.4. Clocking and PLL
Intel® MAX® 10 devices support global clock network (GCLK) and phase-locked loop (PLL).
Clock networks provide clock sources for the core. You can use clock networks in high fan out global signal network such as reset and clear.
PLLs provide robust clock management and synthesis for device clock management, external system clock management, and I/O interface clocking.
Related Information