Visible to Intel only — GUID: sss1397613253120
Ixiasoft
1.1. Logic Array Block
1.2. Embedded Memory
1.3. Embedded Multiplier
1.4. Clocking and PLL
1.5. General Purpose I/O
1.6. High-Speed LVDS I/O
1.7. External Memory Interface
1.8. Analog to Digital Converter
1.9. Configuration Schemes
1.10. User Flash Memory
1.11. Power Management
1.12. Document Revision History for Intel® MAX® 10 FPGA Device Architecture
Visible to Intel only — GUID: sss1397613253120
Ixiasoft
1.4.1. Global Clock Networks
GCLKs drive throughout the entire device, feeding all device quadrants. All resources in the device, such as the I/O elements, logic array blocks (LABs), dedicated multiplier blocks, and M9K memory blocks can use GCLKs as clock sources. Use these clock network resources for control signals, such as clock enables and clears fed by an external pin. Internal logic can also drive GCLKs for internally-generated GCLKs and asynchronous clears, clock enables, or other control signals with high fan-out.
Figure 10. GCLK Network Sources for 10M02, 10M04, and 10M08 Devices
Figure 11. GCLK Network Sources for 10M16, 10M25, 10M40, and 10M50 Devices