GTS SDI II IP Design Example User Guide: Agilex™ 5 FPGAs and SoCs

ID 823543
Date 5/30/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

1.5. SDI II Design Example Parameters

Table 7.  SDI II Design Example Tab Parameters
Parameter Value Description
Select Design
  • Parallel loopback with external VCXO
  • Parallel loopback without external VCXO
  • Serial loopback

Select a design example for generation.

  • Parallel loopback with external VCXO: Parallel loopback design with an external VCXO to synchronize the clock between RX and TX.
  • Parallel loopback without external VCXO: Parallel loopback design utilizes internal PLL on IP to synchronize the clock between RX and TX. The TX PLL operates in fractional mode with 141 MHz as its reference clock frequency.
  • Serial loopback: An internal video pattern generator generates along with TX and transmits to RX. This design allows simple demonstration when you do not have a video source available.
Enable Dual Simplex Generation On or off

Turn on this option to generate dual simplex necessary files for Quartus® Prime compilation.

This option is enabled by default when you select Serial Loopback in the Select Design parameter option. If you select Parallel loopback with external VCXO, you can choose to enable or disable this option. This option is not available for Parallel loopback without external VCXO.

Note: You need to select Both BASE and PHY option in the SDI_II wrapper parameter in the IP parameter tab for this option to be available for Parallel loopback with external VCXO. Otherwise, this option is not available for this design.
Simulation On or off Turn on this option to generate necessary files for simulation testbench.
Select Simulation Type With PHY or Without PHY

Select Without PHY to generate the testbench with the SDI IP instantiated but without the PHY.

Synthesis On

Turn on this option to generate necessary files for Quartus® Prime compilation and hardware demo.

Generate File Format
  • Verilog
  • VHDL
Select the HDL format for generated design example fileset. Note that the HDL format only affects the generated top level IP files. All the other files, for example testbenches and top level files for hardware demo are in Verilog.
Select Daughter Card Nextera VIDIO 12G-SDI FMC card Select the daughter card for the targeted design example.
Select Board
  • No Development Kit
  • Agilex™ 5 E-Series Modular Development Kit
  • Agilex™ 5 E-Series Premium Development Kit
Select the board for the targeted design example.
  • No Development Kit: This option excludes hardware aspects for the design example. Select this option if you target on custom development kit and set the pin assignments with the design generated using custom development kit.
  • Agilex™ 5 E-Series Modular Development Kit or Agilex™ 5 E-Series Premium Development Kit: Select this option to target the pin mapping for the development kit.. You can change the target device with the Change Target Device parameter if your board revision has a different grade from the default targeted device. All the pins assignment is set accordingly to the development kit.
Change Target Device On or off

Turn on to select different device grade for Altera development kit.