Visible to Intel only — GUID: pkf1665161394879
Ixiasoft
1. Answers to Top FAQs
2. Network-on-Chip (NoC) Overview
3. Hard Memory NoC in Intel® Agilex® 7 M-Series FPGAs
4. NoC Design Flow in Intel® Quartus® Prime Pro Edition
5. NoC Real-time Performance Monitoring
6. Simulating NoC Designs
7. NoC Power Estimation
8. Hard Memory NoC IP Reference
9. Document Revision History of Intel® Agilex® 7 M-Series FPGA Network-on-Chip (NoC) User Guide
6.1. Adding NoC Connectivity and Address Mapping to the Simulation Netlist
6.2. Generating a Simulation Registration Include File ( Intel® Quartus® Prime Compilation Flow)
6.3. Generating a Simulation Registration Include File (Optional Early RTL Simulation Flow)
6.4. Contents of Simulation Registration Include File
8.1.2.1. NoC Initiator Intel FPGA IP AXI4/AXI4 Lite Interfaces
8.1.2.2. NoC Initiator AXI4 User Interface Signals
8.1.2.3. NoC Initiator Intel FPGA IP AXI4 Lite User Interface Signals
8.1.2.4. NoC Initiator Intel FPGA IP Clock and Reset Signals
8.1.2.5. NoC Initiator Intel FPGA IP Platform Designer-Only Signals
Visible to Intel only — GUID: pkf1665161394879
Ixiasoft
4.4.5. NoC Clock Control Connectivity Guidelines
The NoC Clock Control Intel FPGA IP contains the NoC PLL and NoC SSM. Connect the refclk pin of this IP to a top-level port in your design, and to a high-quality clock source on your board.
- (Optional) Early RTL Simulation flow using Platform Designer—to enable early RTL simulation, instantiate your NoC IP in Platform Designer. The NoC Clock Control Intel FPGA IP has one AXI4 NoC subordinate port that is an AXI4 Lite target that you can connect to AXI4 Lite initiators.
- If you are using Platform Designer to instantiate your NoC IP, but do not require early RTL simulation, do not connect the AXI4 NoC subordinate port in the Platform Designer System View tab. After running Analysis & Elaboration, you can use the NoC Assignment Editor to define connectivity and prepare your design for RTL simulation.
- If you are instantiating your NoC IP directly in RTL, the early RTL simulation flow is unavailable and the AXI4 NoC subordinate port does not exist. After running Analysis & Elaboration, you can use the NoC Assignment Editor to define connectivity and prepare your design for RTL simulation.