Intel® Agilex® 7 M-Series FPGA Network-on-Chip (NoC) User Guide

ID 768844
Date 5/22/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4.4.5. NoC Clock Control Connectivity Guidelines

The NoC Clock Control Intel FPGA IP contains the NoC PLL and NoC SSM. Connect the refclk pin of this IP to a top-level port in your design, and to a high-quality clock source on your board.

  • (Optional) Early RTL Simulation flow using Platform Designer—to enable early RTL simulation, instantiate your NoC IP in Platform Designer. The NoC Clock Control Intel FPGA IP has one AXI4 NoC subordinate port that is an AXI4 Lite target that you can connect to AXI4 Lite initiators.
  • If you are using Platform Designer to instantiate your NoC IP, but do not require early RTL simulation, do not connect the AXI4 NoC subordinate port in the Platform Designer System View tab. After running Analysis & Elaboration, you can use the NoC Assignment Editor to define connectivity and prepare your design for RTL simulation.
  • If you are instantiating your NoC IP directly in RTL, the early RTL simulation flow is unavailable and the AXI4 NoC subordinate port does not exist. After running Analysis & Elaboration, you can use the NoC Assignment Editor to define connectivity and prepare your design for RTL simulation.