Hybrid Memory Cube Controller IP Core User Guide - Intel Stratix 10 Beta Version

ID 683854
Date 8/08/2016
Public
Document Table of Contents

4.5. Status and Debug Signals

Table 16.  Status and Debug SignalsThe HMC Controller IP core status and debug interface provides a few extra signals to communicate successful link initalization and to support debugging of your HMC system.

Clock Name

Direction

Description

link_init_complete Output

The IP core asserts this signal when the link initialization state machine is in the active state.

debug_tx_data[511:0] Output This data bus shows an unscrambled copy of the striped data before it enters the TX lane swapper. The data on this bus is striped but not scrambled.
debug_rx_data[511:0] Output This data bus shows the striped and descrambled received data after processing by the RX lane swapper and the descrambler.For each lane, the output of the descrambler is forced to zero when the descrambler is not synchronized.

Before interpreting the values on this bus, check the status of the descrambler by reading the DescramSync field of the LANE_STATUS register.