Visible to Intel only — GUID: nik1412377943074
Ixiasoft
1. About the Hybrid Memory Cube Controller IP Core
2. Getting Started with the HMC Controller IP Core
3. Functional Description
4. HMC Controller IP Core Signals
5. HMC Controller IP Core Register Map
6. HMC Controller IP Core Stratix 10 Design Example
A. HMC Controller IP Core User Guide Archives
B. Additional Information
4.1. Application Interface Signals
4.2. HMC Interface Signals
4.3. Signals on the Interface to the I2C Master
4.4. Control and Status Register Interface Signals
4.5. Status and Debug Signals
4.6. Clock and Reset Signals
4.7. Transceiver Reconfiguration Signals
4.8. Signals on the Interface to the External PLL
Visible to Intel only — GUID: nik1412377943074
Ixiasoft
5.3. LANE_STATUS Register
Bits | Field Name | Type | Value on Reset | Description |
---|---|---|---|---|
31:16 | WordLock | RO | 0x00 | Each bit indicates whether the corresponding transceiver channel in the HMC link has locked to the TS1 word boundary. |
15:0 | DescramSync | RO | 0x00 | Each bit indicates whether the descrambler for the corresponding transceiver channel has synchronized to the received data. |