Visible to Intel only — GUID: sam1403480328117
Ixiasoft
Key Advantages of Cyclone® V Devices
Summary of Cyclone® V Features
Cyclone® V Device Variants and Packages
I/O Vertical Migration for Cyclone® V Devices
Adaptive Logic Module
Variable-Precision DSP Block
Embedded Memory Blocks
Clock Networks and PLL Clock Sources
FPGA General Purpose I/O
PCIe* Gen1 and Gen2 Hard IP
External Memory Interface
Low-Power Serial Transceivers
SoC with HPS
Dynamic Reconfiguration
Enhanced Configuration and Configuration via Protocol
Power Management
Document Revision History for Cyclone® V Device Overview
Visible to Intel only — GUID: sam1403480328117
Ixiasoft
Maximum Resources
Resource | Member Code | |||||
---|---|---|---|---|---|---|
C3 | C4 | C5 | C7 | C9 | ||
Logic Elements (LE) (K) | 36 | 50 | 77 | 150 | 301 | |
ALM | 13,460 | 18,860 | 29,080 | 56,480 | 113,560 | |
Register | 53,840 | 75,440 | 116,320 | 225,920 | 454,240 | |
Memory (Kb) | M10K | 1,350 | 2,500 | 4,460 | 6,860 | 12,200 |
MLAB | 182 | 424 | 424 | 836 | 1,717 | |
Variable-precision DSP Block | 57 | 70 | 150 | 156 | 342 | |
18 x 18 Multiplier | 114 | 140 | 300 | 312 | 684 | |
PLL | 4 | 6 | 6 | 7 | 8 | |
3 Gbps Transceiver | 3 | 6 | 6 | 9 | 12 | |
GPIO4 | 208 | 336 | 336 | 480 | 560 | |
LVDS | Transmitter | 52 | 84 | 84 | 120 | 140 |
Receiver | 52 | 84 | 84 | 120 | 140 | |
PCIe* Hard IP Block | 1 | 2 | 2 | 2 | 2 | |
Hard Memory Controller | 1 | 2 | 2 | 2 | 2 |
Related Information
4 The number of GPIOs does not include transceiver I/Os. In the Intel® Quartus® Prime software, the number of user I/Os includes transceiver I/Os.