Key Advantages of Cyclone® V Devices
Summary of Cyclone® V Features
Cyclone® V Device Variants and Packages
I/O Vertical Migration for Cyclone® V Devices
Adaptive Logic Module
Variable-Precision DSP Block
Embedded Memory Blocks
Clock Networks and PLL Clock Sources
FPGA General Purpose I/O
PCIe* Gen1 and Gen2 Hard IP
External Memory Interface
Low-Power Serial Transceivers
SoC with HPS
Dynamic Reconfiguration
Enhanced Configuration and Configuration via Protocol
Power Management
Document Revision History for Cyclone® V Device Overview
Maximum Resources
| Resource | Member Code | ||
|---|---|---|---|
| D5 | D6 | ||
| Logic Elements (LE) (K) | 85 | 110 | |
| ALM | 32,070 | 41,910 | |
| Register | 128,300 | 166,036 | |
| Memory (Kb) | M10K | 3,970 | 5,570 |
| MLAB | 480 | 621 | |
| Variable-precision DSP Block | 87 | 112 | |
| 18 x 18 Multiplier | 174 | 224 | |
| FPGA PLL | 6 | 6 | |
| HPS PLL | 3 | 3 | |
| 6.144 Gbps Transceiver | 9 | 9 | |
| FPGA GPIO10 | 288 | 288 | |
| HPS I/O | 181 | 181 | |
| LVDS | Transmitter | 72 | 72 |
| Receiver | 72 | 72 | |
| PCIe* Hard IP Block | 2 | 2 | |
| FPGA Hard Memory Controller | 1 | 1 | |
| HPS Hard Memory Controller | 1 | 1 | |
| Arm* Cortex* -A9 MPCore* Processor | Dual-core | Dual-core | |
Related Information
10 The number of GPIOs does not include transceiver I/Os. In the Intel® Quartus® Prime software, the number of user I/Os includes transceiver I/Os.