Agilex™ 7 Hard Processor System Component Reference Manual
                    
                        ID
                        683581
                    
                
                
                    Date
                    10/08/2025
                
                
                    Public
                
            
                        
                        
                            
                                3.1. Simulation Flows
                            
                            
                        
                            
                                3.2. Clock and Reset Interfaces
                            
                            
                        
                            
                            
                                3.3. FPGA-to-HPS AXI* Slave Interface
                            
                        
                            
                            
                                3.4. HPS-to-FPGA AXI* Master Interface
                            
                        
                            
                            
                                3.5. Lightweight HPS-to-FPGA AXI* Master Interface
                            
                        
                            
                            
                                3.6. HPS-to-FPGA MPU Event Interface
                            
                        
                            
                            
                                3.7. Interrupts Interface
                            
                        
                            
                            
                                3.8. HPS-to-FPGA Debug APB Interface
                            
                        
                            
                            
                                3.9. FPGA-to-HPS System Trace Macrocell Hardware Event Interface
                            
                        
                            
                            
                                3.10. HPS-to-FPGA Cross-Trigger Interface
                            
                        
                            
                            
                                3.11. HPS-to-FPGA Trace Port Interface
                            
                        
                            
                            
                                3.12. FPGA-to-HPS DMA Handshake Interface
                            
                        
                            
                            
                                3.13. General Purpose Input Interface
                            
                        
                            
                            
                                3.14. EMIF Conduit
                            
                        
                            
                            
                                3.15. Simulating the Agilex™ 7 HPS Component Revision History
                            
                        
                    
                2.4. HPS EMIF
    The HPS supports one DDR4 interface. 
    
   
     Note:
     
      
    
   - In Quartus® Prime Pro Edition version 19.2, the HPS EMIF conduit can only be disabled if both the FPGA-to-HPS interface is unused, and the SDRAM tab enable box is unchecked.
- In Quartus® Prime Pro Edition version 19.3, the SDRAM tab will be removed, and the HPS EMIF conduit will be enabled or disabled through the FPGA-to-HPS interface used or unused.
    Figure 18.  Platform Designer Displaying the hps_emif Conduit for FPGA Interfaces Tab
    
   
   
    Figure 19.  Platform Designer Displaying hps_emif in System View
    
   
   
    Figure 20.  Platform Designer Displaying hps_emif Conduit for SDRAM Tab
    
   
  
    In the following figure, the MPFE path is selected by checking the EMIF_CONDUIT_Enable button so that the HPS can access the DDR4 SDRAM. 
    
   
     Figure 21. Enabling the MPFE path to be connected to the HPS
     
    
   In the following figure, you can select the MPFE BYPASS mode by setting the FPGA-to-HPS interface to "Unused", and unchecking the EMIF_CONDUIT_Enable button. In this case, the HPS cannot access the DDR4 SDRAM, which allows for the FPGA fabric to directly control the DDR4 SDRAM.
     Figure 22. Selecting MPFE BYPASS mode