Agilex™ 7 Hard Processor System Component Reference Manual
ID
683581
Date
10/08/2025
Public
3.1. Simulation Flows
3.2. Clock and Reset Interfaces
3.3. FPGA-to-HPS AXI* Slave Interface
3.4. HPS-to-FPGA AXI* Master Interface
3.5. Lightweight HPS-to-FPGA AXI* Master Interface
3.6. HPS-to-FPGA MPU Event Interface
3.7. Interrupts Interface
3.8. HPS-to-FPGA Debug APB Interface
3.9. FPGA-to-HPS System Trace Macrocell Hardware Event Interface
3.10. HPS-to-FPGA Cross-Trigger Interface
3.11. HPS-to-FPGA Trace Port Interface
3.12. FPGA-to-HPS DMA Handshake Interface
3.13. General Purpose Input Interface
3.14. EMIF Conduit
3.15. Simulating the Agilex™ 7 HPS Component Revision History
4. Simulating the Agilex™ 7 HPS bridges (H2F, LWH2F, F2H)
This chapter describes an example of how to simulate the HPS bridges.
Note: Simulation of the H2F and LWH2F bridges, which are HPS AXI4 Manager interfaces, from within the HPS IP is currently supported. Simulation of the F2H bridge, which is an HPS AXI4/AXI4-Lite Subordinate interface, from within the HPS IP is currently not supported.
Note: Alternatively, the HPS F2H bridge can be simulated without using the HPS IP, by using a standalone AXI4/AXI4-lite Manager BFM connected to a standalone AXI4/AXI4-lite Subordinate BFM. For more information, refer to the Altera AXI4 Bus Functional Model User Guides.