Agilex™ 7 Hard Processor System Component Reference Manual
                    
                        ID
                        683581
                    
                
                
                    Date
                    10/08/2025
                
                
                    Public
                
            
                        
                        
                            
                                3.1. Simulation Flows
                            
                            
                        
                            
                                3.2. Clock and Reset Interfaces
                            
                            
                        
                            
                            
                                3.3. FPGA-to-HPS AXI* Slave Interface
                            
                        
                            
                            
                                3.4. HPS-to-FPGA AXI* Master Interface
                            
                        
                            
                            
                                3.5. Lightweight HPS-to-FPGA AXI* Master Interface
                            
                        
                            
                            
                                3.6. HPS-to-FPGA MPU Event Interface
                            
                        
                            
                            
                                3.7. Interrupts Interface
                            
                        
                            
                            
                                3.8. HPS-to-FPGA Debug APB Interface
                            
                        
                            
                            
                                3.9. FPGA-to-HPS System Trace Macrocell Hardware Event Interface
                            
                        
                            
                            
                                3.10. HPS-to-FPGA Cross-Trigger Interface
                            
                        
                            
                            
                                3.11. HPS-to-FPGA Trace Port Interface
                            
                        
                            
                            
                                3.12. FPGA-to-HPS DMA Handshake Interface
                            
                        
                            
                            
                                3.13. General Purpose Input Interface
                            
                        
                            
                            
                                3.14. EMIF Conduit
                            
                        
                            
                            
                                3.15. Simulating the Agilex™ 7 HPS Component Revision History
                            
                        
                    
                3.4. HPS-to-FPGA AXI* Master Interface
The HPS-to-FPGA AXI* master interface, h2f_axi_master, is connected to a Mentor Graphics AXI* master BFM for simulation with an instance name of h2f_axi_master_inst. In Platform Designer, you can configure the HPS-to-FPGA interface with the following address, data, and ID widths. The BFM clock input is connected to h2f_axi_clock clock.
| Parameter | Value | 
|---|---|
| AXI* Address Width | 32 | 
| AXI* Read and Write Data Width | 32, 64, or 128 | 
| AXI* ID Width | 4 | 
You control and monitor the AXI* master BFM by using the BFM API.
   Related Information