Video and Vision Processing Suite Intel® FPGA IP User Guide
ID
683329
Date
4/04/2022
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1. About the Video and Vision Processing Suite
2. Getting Started with the Video and Vision Processing IPs
3. Video and Vision Processing IPs Functional Description
4. Video and Vision Processing IP Interfaces
5. Video and Vision Processing IP Registers
6. Video and Vision Processing IPs Software Programming Model
7. Protocol Converter Intel® FPGA IP
8. 3D LUT Intel® FPGA IP
9. Chroma Resampler Intel® FPGA IP
10. Clipper Intel® FPGA IP
11. Clocked Video to Full Raster Converter Intel® FPGA IP
12. Color Space Converter Intel® FPGA IP
13. Full Raster to Clocked Video Converter Intel® FPGA IP
14. Full Raster to Streaming Converter Intel® FPGA IP
15. Guard Bands Intel® FPGA IP
16. Mixer Intel® FPGA IP
17. Pixels in Parallel Converter Intel® FPGA IP
18. Scaler Intel® FPGA IP
19. Tone Mapping Operator Intel® FPGA IP
20. Test Pattern Generator Intel® FPGA IP
21. Video Frame Buffer Intel® FPGA IP
22. Video Streaming FIFO Intel® FPGA IP
23. Warp Intel® FPGA IP
24. Design Security
25. Document Revision History for Video and Vision Processing Suite User Guide
17.3. Pixels in Parallel Converter Interfaces
Signal name | Direction | Width | Description |
---|---|---|---|
Clocks and resets | |||
main_clock_clk | In | 1 | AXI4-S processing clock. Only available when you turn off Dual clock. |
main_reset_rst | In | 1 | AXI4-S processing reset. Only available when you turn off Dual clock. |
in_clock_clk | In | 1 | AXI4-S processing clock for the input interface domain. Only available when you turn on Dual clock. |
in_reset_rst | In | 1 | AXI4-S processing reset for the input interface domain. Only available when you turn on Dual clock. |
out_clock_clk | In | 1 | AXI4-S processing clock for the output interface domain. Only available when you turn on Dual clock. |
out_reset_rst | In | 1 | AXI4-S processing reset for the output interface domain. Only available when you turn on Dual clock. |
agent_clock_clk | In | 1 | Clock for the Avalon memory-mapped control agent interface. Only available if you select Separate clock for control interface. |
agent_reset_rst | In | 1 | Reset for the Avalon memory-mapped control agent interface. Only available if you select Separate clock for control interface. |
Control interfaces | |||
av_mm_control_agent_address | In | 7 | Avalon memory-mapped agent address |
av_mm_control_agent_write | In | 1 | Avalon memory-mapped agent write |
av_mm_control_agent_writedata | In | 32 | Avalon memory-mapped agent write data |
av_mm_control_agent_byteenable | In | 4 | Avalon memory-mapped agent byte enable |
av_mm_control_agent_read | In | 1 | Avalon memory-mapped agent read |
av_mm_control_agent_readdata | Out | 32 | Avalon memory-mapped agent read data |
av_mm_control_agent_readdatavalid | Out | 1 | Avalon memory-mapped agent read |
av_mm_control_agent_waitrequest | Out | 1 | Avalon memory-mapped agent wait request |
Intel FPGA streaming video interfaces |
|||
axi4s_vid_in_tdata | In | AXI4-S data in. | |
axi4s_vid_in_tvalid | In | 1 | AXI4-S data valid. |
axi4s_vid_in_tuser | In | AXI4-S tuser tuser[0] indicates start of video frame when asserted tuser[1] indicates the start of an image information, end of field or auxiliary control packet when asserted. |
|
axi4s_vid_in_tlast | In | 1 | AXI4-S end of packet. |
axi4s_vid_in_tready | Out | 1 | AXI4-S data ready. |
axi4s_vid_out_tdata | Out | 41 | AXI4-S data in, |
axi4s_vid_out_tvalid | Out | 1 | AXI4-S data valid, |
axi4s_vid_in_tuser | Out | 42 | AXI4-S tuser tuser[0] indicates start of video frame when asserted tuser[1] indicates the start of an image information, end of field or auxiliary control packet when asserted. |
axi4s_vid_out_tlast | Out | 1 | AXI4-S end of packet. |
axi4s_vid_out_tready | In | 1 | AXI4-S data ready. |
Related Information
41
The equation gives all tdata sizes in these interfaces:
max (ceil((bits per color sample x number of color planes x pixels in parallel) / 8) x 8, 16)