External Memory Interfaces Intel® Agilex™ 7 F-Series and I-Series FPGA IP User Guide
                    
                        ID
                        683216
                    
                
                
                    Date
                    4/03/2023
                
                
                    Public
                
            A newer version of this document is available. Customers should click here to go to the newest version.
                
                    
                        1. About the External Memory Interfaces Intel® Agilex™ 7 F-Series and I-Series FPGA IP
                    
                    
                
                    
                        2. Intel® Agilex™ 7 F-Series and I-Series FPGA EMIF IP – Introduction
                    
                    
                
                    
                        3. Intel® Agilex™ 7 F-Series and I-Series FPGA EMIF IP – Product Architecture
                    
                    
                
                    
                        4. Intel® Agilex™ 7 F-Series and I-Series FPGA EMIF IP – End-User Signals
                    
                    
                
                    
                        5. Intel® Agilex™ 7 F-Series and I-Series FPGA EMIF IP – Simulating Memory IP
                    
                    
                
                    
                        6. Intel® Agilex™ 7 F-Series and I-Series FPGA EMIF IP – DDR4 Support
                    
                    
                
                    
                        7. Intel® Agilex™ 7 F-Series and I-Series FPGA EMIF IP – QDR-IV Support
                    
                    
                
                    
                        8. Intel® Agilex™ 7 F-Series and I-Series FPGA EMIF IP – Timing Closure
                    
                    
                
                    
                        9. Intel® Agilex™ 7 F-Series and I-Series FPGA EMIF IP – I/O Timing Closure
                    
                    
                
                    
                        10. Intel® Agilex™ 7 F-Series and I-Series FPGA EMIF IP – Controller Optimization
                    
                    
                
                    
                        11. Intel® Agilex™ 7 F-Series and I-Series FPGA EMIF IP – Debugging
                    
                    
                
                    
                    
                        12. External Memory Interfaces Intel® Agilex™ 7 F-Series and I-Series FPGA IP User Guide Archives
                    
                
                    
                    
                        13. Document Revision History for External Memory Interfaces Intel® Agilex™ 7 F-Series and I-Series FPGA IP User Guide
                    
                
            
        
                        
                        
                            
                                3.1. Intel® Agilex™ 7 F-Series and I-Series EMIF Architecture: Introduction
                            
                            
                        
                            
                            
                                3.2. Intel® Agilex™ 7 F-Series and I-Series EMIF Sequencer
                            
                        
                            
                                3.3. Intel® Agilex™ 7 F-Series and I-Series EMIF Calibration
                            
                            
                        
                            
                                3.4. Intel® Agilex™ 7 F-Series and I-Series EMIF Controller
                            
                            
                        
                            
                            
                                3.5. User-requested Reset in Intel® Agilex™ 7 F-Series and I-Series EMIF IP
                            
                        
                            
                                3.6. Intel® Agilex™ 7 F-Series and I-Series EMIF for Hard Processor Subsystem
                            
                            
                        
                            
                            
                                3.7. Using a Custom Controller with the Hard PHY
                            
                        
                    
                
                                    
                                    
                                        
                                        
                                            3.1.1. Intel® Agilex™ 7 F-Series and I-Series EMIF Architecture: I/O Subsystem
                                        
                                        
                                    
                                        
                                        
                                            3.1.2. Intel® Agilex™ 7 F-Series and I-Series EMIF Architecture: I/O SSM
                                        
                                        
                                    
                                        
                                        
                                            3.1.3. Intel® Agilex™ 7 F-Series and I-Series EMIF Architecture: I/O Bank
                                        
                                        
                                    
                                        
                                            3.1.4. Intel® Agilex™ 7 F-Series and I-Series EMIF Architecture: I/O Lane
                                        
                                        
                                        
                                    
                                        
                                        
                                            3.1.5. Intel® Agilex™ 7 F-Series and I-Series EMIF Architecture: Input DQS Clock Tree
                                        
                                        
                                    
                                        
                                        
                                            3.1.6. Intel® Agilex™ 7 F-Series and I-Series EMIF Architecture: PHY Clock Tree
                                        
                                        
                                    
                                        
                                        
                                            3.1.7. Intel® Agilex™ 7 F-Series and I-Series EMIF Architecture: PLL Reference Clock Networks
                                        
                                        
                                    
                                        
                                        
                                            3.1.8. Intel® Agilex™ 7 F-Series and I-Series EMIF Architecture: Clock Phase Alignment
                                        
                                        
                                    
                                
                            
                                                            
                                                            
                                                                
                                                                
                                                                    3.3.4.3.1. Debugging Calibration Failure Using Information from the Calibration report
                                                                
                                                                
                                                            
                                                                
                                                                
                                                                    3.3.4.3.2. Debugging Address and Command Leveling Calibration Failure
                                                                
                                                                
                                                            
                                                                
                                                                
                                                                    3.3.4.3.3. Debugging Address and Command Deskew Failure
                                                                
                                                                
                                                            
                                                                
                                                                
                                                                    3.3.4.3.4. Debugging DQS Enable Failure
                                                                
                                                                
                                                            
                                                                
                                                                
                                                                    3.3.4.3.5. Debugging Read Deskew Calibration Failure
                                                                
                                                                
                                                            
                                                                
                                                                
                                                                    3.3.4.3.6. Debugging VREFIN Calibration Failure
                                                                
                                                                
                                                            
                                                                
                                                                
                                                                    3.3.4.3.7. Debugging LFIFO Calibration Failure
                                                                
                                                                
                                                            
                                                                
                                                                
                                                                    3.3.4.3.8. Debugging Write Leveling Failure
                                                                
                                                                
                                                            
                                                                
                                                                
                                                                    3.3.4.3.9. Debugging Write Deskew Calibration Failure
                                                                
                                                                
                                                            
                                                                
                                                                
                                                                    3.3.4.3.10. Debugging VREFOUT Calibration Failure
                                                                
                                                                
                                                            
                                                        
                                                    
                        
                        
                            
                                4.1. Intel® Agilex™ 7 F-Series and I-Series EMIF IP Interface and Signal Descriptions
                            
                            
                        
                            
                                4.2. Intel® Agilex™ 7 F-Series and I-Series EMIF IP AFI Signals
                            
                            
                        
                            
                                4.3. Intel® Agilex™ 7 F-Series and I-Series EMIF IP AFI 4.0 Timing Diagrams
                            
                            
                        
                            
                                4.4. Intel® Agilex™ 7 F-Series and I-Series EMIF IP Memory Mapped Register (MMR) Tables
                            
                            
                        
                    
                
                                                
                                                
                                                    
                                                    
                                                        4.1.1.1. local_reset_req for DDR4
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.1.2. local_reset_status for DDR4
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.1.3. pll_ref_clk for DDR4
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.1.4. pll_locked for DDR4
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.1.5. ac_parity_err for DDR4
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.1.6. oct for DDR4
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.1.7. mem for DDR4
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.1.8. status for DDR4
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.1.9. afi_reset_n for DDR4
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.1.10. afi_clk for DDR4
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.1.11. afi_half_clk for DDR4
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.1.12. afi for DDR4
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.1.13. emif_usr_reset_n for DDR4
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.1.14. emif_usr_clk for DDR4
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.1.15. ctrl_amm for DDR4
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.1.16. ctrl_amm_aux for DDR4
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.1.17. ctrl_auto_precharge for DDR4
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.1.18. ctrl_user_priority for DDR4
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.1.19. ctrl_ecc_user_interrupt for DDR4
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.1.20. ctrl_ecc_readdataerror for DDR4
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.1.21. ctrl_ecc_status for DDR4
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.1.22. ctrl_mmr_slave for DDR4
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.1.23. hps_emif for DDR4
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.1.24. emif_calbus for DDR4
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.1.25. emif_calbus_clk for DDR4
                                                    
                                                    
                                                
                                            
                                        
                                                
                                                
                                                    
                                                    
                                                        4.1.2.1. local_reset_req for QDR-IV
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.2.2. local_reset_status for QDR-IV
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.2.3. pll_ref_clk for QDR-IV
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.2.4. pll_locked for QDR-IV
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.2.5. oct for QDR-IV
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.2.6. mem for QDR-IV
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.2.7. status for QDR-IV
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.2.8. afi_reset_n for QDR-IV
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.2.9. afi_clk for QDR-IV
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.2.10. afi_half_clk for QDR-IV
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.2.11. afi for QDR-IV
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.2.12. emif_usr_reset_n for QDR-IV
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.2.13. emif_usr_clk for QDR-IV
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.2.14. ctrl_amm for QDR-IV
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.2.15. emif_calbus for QDR-IV
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.1.2.16. emif_calbus_clk for QDR-IV
                                                    
                                                    
                                                
                                            
                                        
                                    
                                    
                                        
                                        
                                            4.4.1. ctrlcfg0
                                        
                                        
                                    
                                        
                                        
                                            4.4.2. ctrlcfg1
                                        
                                        
                                    
                                        
                                        
                                            4.4.3. dramtiming0
                                        
                                        
                                    
                                        
                                        
                                            4.4.4. sbcfg1
                                        
                                        
                                    
                                        
                                        
                                            4.4.5. caltiming0
                                        
                                        
                                    
                                        
                                        
                                            4.4.6. caltiming1
                                        
                                        
                                    
                                        
                                        
                                            4.4.7. caltiming2
                                        
                                        
                                    
                                        
                                        
                                            4.4.8. caltiming3
                                        
                                        
                                    
                                        
                                        
                                            4.4.9. caltiming4
                                        
                                        
                                    
                                        
                                        
                                            4.4.10. caltiming9
                                        
                                        
                                    
                                        
                                        
                                            4.4.11. dramaddrw
                                        
                                        
                                    
                                        
                                        
                                            4.4.12. sideband0
                                        
                                        
                                    
                                        
                                        
                                            4.4.13. sideband1
                                        
                                        
                                    
                                        
                                        
                                            4.4.14. sideband4
                                        
                                        
                                    
                                        
                                        
                                            4.4.15. sideband6
                                        
                                        
                                    
                                        
                                        
                                            4.4.16. sideband7
                                        
                                        
                                    
                                        
                                        
                                            4.4.17. sideband9
                                        
                                        
                                    
                                        
                                        
                                            4.4.18. sideband11
                                        
                                        
                                    
                                        
                                        
                                            4.4.19. sideband12
                                        
                                        
                                    
                                        
                                        
                                            4.4.20. sideband13
                                        
                                        
                                    
                                        
                                        
                                            4.4.21. sideband14
                                        
                                        
                                    
                                        
                                        
                                            4.4.22. dramsts
                                        
                                        
                                    
                                        
                                        
                                            4.4.23. niosreserve0
                                        
                                        
                                    
                                        
                                        
                                            4.4.24. niosreserve1
                                        
                                        
                                    
                                        
                                        
                                            4.4.25. sideband16
                                        
                                        
                                    
                                        
                                        
                                            4.4.26. ecc3: ECC Error and Interrupt Configuration
                                        
                                        
                                    
                                        
                                        
                                            4.4.27. ecc4: Status and Error Information
                                        
                                        
                                    
                                        
                                        
                                            4.4.28. ecc5: Address of Most Recent SBE/DBE
                                        
                                        
                                    
                                        
                                        
                                            4.4.29. ecc6: Address of Most Recent Correction Command Dropped
                                        
                                        
                                    
                                        
                                        
                                            4.4.30. ecc7: Extension for Address of Most Recent SBE/DBE
                                        
                                        
                                    
                                        
                                        
                                            4.4.31. ecc8: Extension for Address of Most Recent Correction Command Dropped
                                        
                                        
                                    
                                
                            
                        
                        
                            
                                6.1. Intel® Agilex™ 7 F-Series and I-Series FPGA EMIF IP Parameter Descriptions
                            
                            
                        
                            
                            
                                6.2. Intel® Agilex™ 7 F-Series and I-Series External Memory Interfaces Intel® Calibration IP Parameters
                            
                        
                            
                            
                                6.3. Register Map IP-XACT Support for Intel® Agilex™ 7 F-Series and I-Series EMIF DDR4 IP
                            
                        
                            
                                6.4. Intel® Agilex™ 7 F-Series and I-Series FPGA EMIF IP Pin and Resource Planning
                            
                            
                        
                            
                                6.5. DDR4 Board Design Guidelines
                            
                            
                        
                    
                
                                    
                                    
                                        
                                        
                                            6.1.1. Intel® Agilex™ 7 F-Series and I-Series EMIF IP DDR4 Parameters: General
                                        
                                        
                                    
                                        
                                        
                                            6.1.2. Intel® Agilex™ 7 F-Series and I-Series EMIF IP DDR4 Parameters: Memory
                                        
                                        
                                    
                                        
                                        
                                            6.1.3. Intel® Agilex™ 7 F-Series and I-Series EMIF IP DDR4 Parameters: Mem I/O
                                        
                                        
                                    
                                        
                                        
                                            6.1.4. Intel® Agilex™ 7 F-Series and I-Series EMIF IP DDR4 Parameters: FPGA I/O
                                        
                                        
                                    
                                        
                                        
                                            6.1.5. Intel® Agilex™ 7 F-Series and I-Series EMIF IP DDR4 Parameters: Mem Timing
                                        
                                        
                                    
                                        
                                        
                                            6.1.6. Intel® Agilex™ 7 F-Series and I-Series EMIF IP DDR4 Parameters: Controller
                                        
                                        
                                    
                                        
                                        
                                            6.1.7. Intel® Agilex™ 7 F-Series and I-Series EMIF IP DDR4 Parameters: Diagnostics
                                        
                                        
                                    
                                        
                                        
                                            6.1.8. Intel® Agilex™ 7 F-Series and I-Series EMIF IP DDR4 Parameters: Example Designs
                                        
                                        
                                    
                                
                            
                                    
                                    
                                        
                                            6.5.1. Terminations for DDR4 with Intel® Agilex™ 7 F-Series and I-Series Devices
                                        
                                        
                                        
                                    
                                        
                                        
                                            6.5.2. Clamshell Topology
                                        
                                        
                                    
                                        
                                        
                                            6.5.3. General Layout Routing Guidelines
                                        
                                        
                                    
                                        
                                        
                                            6.5.4. Reference Stackup
                                        
                                        
                                    
                                        
                                            6.5.5. Intel® Agilex™ 7 F-Series and I-Series EMIF-Specific Routing Guidelines for Various DDR4 Topologies
                                        
                                        
                                        
                                    
                                        
                                            6.5.6. DDR4 Routing Guidelines: Discrete (Component) Topologies
                                        
                                        
                                        
                                    
                                        
                                        
                                            6.5.7. Intel® Agilex™ 7 F-Series and I-Series EMIF Pin Swapping Guidelines
                                        
                                        
                                    
                                
                            
                                                
                                                
                                                    
                                                    
                                                        6.5.5.1. One DIMM per Channel (1DPC) for UDIMM, RDIMM, LRDIMM, and SODIMM DDR4 Topologies
                                                    
                                                    
                                                
                                                    
                                                    
                                                        6.5.5.2. Two DIMMs per Channel (2DPC) for UDIMM, RDIMM, and LRDIMM DDR4 Topologies
                                                    
                                                    
                                                
                                                    
                                                    
                                                        6.5.5.3. Two DIMMs per Channel (2DPC) for SODIMM Topology
                                                    
                                                    
                                                
                                                    
                                                    
                                                        6.5.5.4. Skew Matching Guidelines for DIMM Configurations
                                                    
                                                    
                                                
                                                    
                                                    
                                                        6.5.5.5. Power Delivery Recommendations for the Memory / DIMM Side
                                                    
                                                    
                                                
                                            
                                        
                                                
                                                
                                                    
                                                    
                                                        6.5.6.1. Single Rank x 8 Discrete (Component) Topology
                                                    
                                                    
                                                
                                                    
                                                    
                                                        6.5.6.2. Single Rank x 16 Discrete (Component) Topology
                                                    
                                                    
                                                
                                                    
                                                    
                                                        6.5.6.3. ADDR/CMD Reference Voltage/RESET Signal Routing Guidelines for Single Rank x 8 and R Rank x 16 Discrete (Component) Topologies
                                                    
                                                    
                                                
                                                    
                                                    
                                                        6.5.6.4. Skew Matching Guidelines for DDR4 Discrete Configurations
                                                    
                                                    
                                                
                                                    
                                                    
                                                        6.5.6.5. Power Delivery Recommendations for DDR4 Discrete Configurations
                                                    
                                                    
                                                
                                            
                                        
                                    
                                    
                                        
                                        
                                            7.1.1. Intel® Agilex™ 7 F-Series and I-Series EMIF IP QDR-IV Parameters: General
                                        
                                        
                                    
                                        
                                        
                                            7.1.2. Intel® Agilex™ 7 F-Series and I-Series EMIF IP QDR-IV Parameters: Memory
                                        
                                        
                                    
                                        
                                        
                                            7.1.3. Intel® Agilex™ 7 F-Series and I-Series EMIF IP QDR-IV Parameters: FPGA I/O
                                        
                                        
                                    
                                        
                                        
                                            7.1.4. Intel® Agilex™ 7 F-Series and I-Series EMIF IP QDR-IV Parameters: Mem Timing
                                        
                                        
                                    
                                        
                                        
                                            7.1.5. Intel® Agilex™ 7 F-Series and I-Series EMIF IP QDR-IV Parameters: Controller
                                        
                                        
                                    
                                        
                                        
                                            7.1.6. Intel® Agilex™ 7 F-Series and I-Series EMIF IP QDR-IV Parameters: Diagnostics
                                        
                                        
                                    
                                        
                                        
                                            7.1.7. Intel® Agilex™ 7 F-Series and I-Series EMIF IP QDR-IV Parameters: Example Designs
                                        
                                        
                                    
                                
                            
                                                
                                                
                                                    
                                                    
                                                        7.3.3.1. Intel® Agilex™ 7 F-Series and I-Series FPGA EMIF IP Banks
                                                    
                                                    
                                                
                                                    
                                                    
                                                        7.3.3.2. General Guidelines
                                                    
                                                    
                                                
                                                    
                                                    
                                                        7.3.3.3. QDR IV SRAM Commands and Addresses, AP, and AINV Signals
                                                    
                                                    
                                                
                                                    
                                                    
                                                        7.3.3.4. QDR IV SRAM Clock Signals
                                                    
                                                    
                                                
                                                    
                                                    
                                                        7.3.3.5. QDR IV SRAM Data, DINV, and QVLD Signals
                                                    
                                                    
                                                
                                                    
                                                    
                                                        7.3.3.6. Specific Pin Connection Requirements
                                                    
                                                    
                                                
                                                    
                                                    
                                                        7.3.3.7. Resource Sharing Guidelines (Multiple Interfaces)
                                                    
                                                    
                                                
                                            
                                        
                        
                        
                            
                            
                                9.1. I/O Timing Closure Overview
                            
                        
                            
                            
                                9.2. Collateral Generated with Your EMIF IP
                            
                        
                            
                                9.3. SPICE Decks
                            
                            
                        
                            
                            
                                9.4. File Organization
                            
                        
                            
                            
                                9.5. Top-level Parameterization File
                            
                        
                            
                            
                                9.6. IP-Supplied Parameters that You Might Need to Override
                            
                        
                            
                            
                                9.7. Understanding the *_ip_parameters.dat File and Making a Mask Polygon
                            
                        
                            
                            
                                9.8. Multi-Rank Topology
                            
                        
                            
                            
                                9.9. Pin Parasitics
                            
                        
                            
                            
                                9.10. Mask Evaluation
                            
                        
                    
                
                                    
                                    
                                        
                                            10.4.1. Auto-Precharge Commands
                                        
                                        
                                        
                                    
                                        
                                        
                                            10.4.2. Additive Latency
                                        
                                        
                                    
                                        
                                        
                                            10.4.3. Bank Interleaving
                                        
                                        
                                    
                                        
                                        
                                            10.4.4. Additive Latency and Bank Interleaving
                                        
                                        
                                    
                                        
                                        
                                            10.4.5. User-Controlled Refresh
                                        
                                        
                                    
                                        
                                        
                                            10.4.6. Frequency of Operation
                                        
                                        
                                    
                                        
                                        
                                            10.4.7. Series of Reads or Writes
                                        
                                        
                                    
                                        
                                        
                                            10.4.8. Data Reordering
                                        
                                        
                                    
                                        
                                        
                                            10.4.9. Starvation Control
                                        
                                        
                                    
                                        
                                        
                                            10.4.10. Command Reordering
                                        
                                        
                                    
                                        
                                        
                                            10.4.11. Bandwidth
                                        
                                        
                                    
                                        
                                        
                                            10.4.12. Enable Command Priority Control
                                        
                                        
                                    
                                        
                                        
                                            10.4.13. Controller Pre-pay and Post-pay Refresh (DDR4 Only)
                                        
                                        
                                    
                                
                            
                        
                        
                            
                                11.1. Interface Configuration Performance Issues
                            
                            
                        
                            
                                11.2. Functional Issue Evaluation
                            
                            
                        
                            
                                11.3. Timing Issue Characteristics
                            
                            
                        
                            
                                11.4. Verifying Memory IP Using the Signal Tap Logic Analyzer
                            
                            
                        
                            
                                11.5. Hardware Debugging Guidelines
                            
                            
                        
                            
                                11.6. Categorizing Hardware Issues
                            
                            
                        
                            
                                11.7. Debugging with the External Memory Interface Debug Toolkit
                            
                            
                        
                            
                                11.8. Using the Default Traffic Generator
                            
                            
                        
                            
                                11.9. Using the Configurable Traffic Generator (TG2)
                            
                            
                        
                            
                                11.10. EMIF On-Chip Debug Port
                            
                            
                        
                            
                                11.11. Efficiency Monitor
                            
                            
                        
                    
                
                                    
                                    
                                        
                                        
                                            11.5.1. Create a Simplified Design that Demonstrates the Same Issue
                                        
                                        
                                    
                                        
                                        
                                            11.5.2. Measure Power Distribution Network
                                        
                                        
                                    
                                        
                                        
                                            11.5.3. Measure Signal Integrity and Setup and Hold Margin
                                        
                                        
                                    
                                        
                                        
                                            11.5.4. Vary Voltage
                                        
                                        
                                    
                                        
                                        
                                            11.5.5. Operate at a Lower Speed
                                        
                                        
                                    
                                        
                                        
                                            11.5.6. Determine Whether the Issue Exists in Previous Versions of Software
                                        
                                        
                                    
                                        
                                        
                                            11.5.7. Determine Whether the Issue Exists in the Current Version of Software
                                        
                                        
                                    
                                        
                                        
                                            11.5.8. Try A Different PCB
                                        
                                        
                                    
                                        
                                        
                                            11.5.9. Try Other Configurations
                                        
                                        
                                    
                                        
                                        
                                            11.5.10. Debugging Checklist
                                        
                                        
                                    
                                
                            
                                                            
                                                            
                                                                
                                                                
                                                                    11.7.4.3.1. Debugging Calibration Failure Using Information from the Calibration report
                                                                
                                                                
                                                            
                                                                
                                                                
                                                                    11.7.4.3.2. Debugging Address and Command Leveling Calibration Failure
                                                                
                                                                
                                                            
                                                                
                                                                
                                                                    11.7.4.3.3. Debugging Address and Command Deskew Failure
                                                                
                                                                
                                                            
                                                                
                                                                
                                                                    11.7.4.3.4. Debugging DQS Enable Failure
                                                                
                                                                
                                                            
                                                                
                                                                
                                                                    11.7.4.3.5. Debugging Read Deskew Calibration Failure
                                                                
                                                                
                                                            
                                                                
                                                                
                                                                    11.7.4.3.6. Debugging VREFIN Calibration Failure
                                                                
                                                                
                                                            
                                                                
                                                                
                                                                    11.7.4.3.7. Debugging LFIFO Calibration Failure
                                                                
                                                                
                                                            
                                                                
                                                                
                                                                    11.7.4.3.8. Debugging Write Leveling Failure
                                                                
                                                                
                                                            
                                                                
                                                                
                                                                    11.7.4.3.9. Debugging Write Deskew Calibration Failure
                                                                
                                                                
                                                            
                                                                
                                                                
                                                                    11.7.4.3.10. Debugging VREFOUT Calibration Failure
                                                                
                                                                
                                                            
                                                        
                                                    
                                    
                                    
                                        
                                        
                                            11.9.1. Enabling the Traffic Generator in a Design Example
                                        
                                        
                                    
                                        
                                        
                                            11.9.2. Traffic Generator Block Description
                                        
                                        
                                    
                                        
                                        
                                            11.9.3. Default Traffic Pattern
                                        
                                        
                                    
                                        
                                        
                                            11.9.4. Configuration and Status Registers
                                        
                                        
                                    
                                        
                                            11.9.5. User Pattern
                                        
                                        
                                        
                                    
                                        
                                        
                                            11.9.6. Traffic Generator Status
                                        
                                        
                                    
                                        
                                        
                                            11.9.7. Starting Traffic with the Traffic Generator
                                        
                                        
                                    
                                        
                                            11.9.8. Traffic Generator Configuration User Interface
                                        
                                        
                                        
                                    
                                
                            6.1.3. Intel® Agilex™ 7 F-Series and I-Series EMIF IP DDR4 Parameters: Mem I/O
| Display Name | Description | 
|---|---|
| Use Default Memory I/O Settings | Specifies to use the Intel default ODT settings. (Identifier: MEM_DDR4_INTEL_DEFAULT_TERM) | 
| Output drive strength setting | Specifies the output driver impedance setting at the memory device. To obtain optimum signal integrity performance, select option based on board simulation results. (Identifier: MEM_DDR4_DRV_STR_ENUM) | 
| Dynamic ODT (Rtt_WR) value | Specifies the mode of the dynamic on-die termination (ODT) during writes to the memory device (used for multi-rank configurations). For optimum signal integrity performance, select this option based on board simulation results. (Identifier: MEM_DDR4_RTT_WR_ENUM) | 
| ODT Rtt nominal value | Determines the nominal on-die termination value applied to the DRAM. The termination is applied any time that ODT is asserted. If you specify a different value for RTT_WR, that value takes precedence over the values mentioned here. For optimum signal integrity performance, select your option based on board simulation results. (Identifier: MEM_DDR4_RTT_NOM_ENUM) | 
| RTT PARK | If set, the value is applied when the DRAM is not being written AND ODT is not asserted HIGH. (Identifier: MEM_DDR4_RTT_PARK) | 
| RCD CA Input Bus Termination | Specifies the input termination setting for the following pins of the registering clock driver: DA0..DA17, DBA0..DBA1, DBG0..DBG1, DACT_n, DC2, DPAR. This parameter determines the value of bits DA[1:0] of control word RC7x of the registering clock driver. Perform board simulation to obtain the optimal value for this setting. (Identifier: MEM_DDR4_RCD_CA_IBT_ENUM) | 
| RCD DCS[3:0]_n Input Bus Termination | Specifies the input termination setting for the following pins of the registering clock driver: DCS[3:0]_n. This parameter determines the value of bits DA[3:2] of control word RC7x of the registering clock driver. Perform board simulation to obtain the optimal value for this setting. (Identifier: MEM_DDR4_RCD_CS_IBT_ENUM) | 
| RCD DCKE Input Bus Termination | Specifies the input termination setting for the following pins of the registering clock driver: DCKE0, DCKE1. This parameter determines the value of bits DA[5:4] of control word RC7x of the registering clock driver. Perform board simulation to obtain the optimal value for this setting. (Identifier: MEM_DDR4_RCD_CKE_IBT_ENUM) | 
| RCD DODT Input Bus Termination | Specifies the input termination setting for the following pins of the registering clock driver: DODT0, DODT1. This parameter determines the value of bits DA[7:6] of control word RC7x of the registering clock driver. Perform board simulation to obtain the optimal value for this setting. (Identifier: MEM_DDR4_RCD_ODT_IBT_ENUM) | 
| DB Host Interface DQ RTT_NOM | Specifies the RTT_NOM setting for the host interface of the data buffer. Only "RTT_NOM disabled" is supported. This parameter determines the value of the control word BC00 of the data buffer. (Identifier: MEM_DDR4_DB_RTT_NOM_ENUM) | 
| DB Host Interface DQ RTT_WR | Specifies the RTT_WR setting of the host interface of the data buffer. This parameter determines the value of the control word BC01 of the data buffer. Perform board simulation to obtain the optimal value for this setting. (Identifier: MEM_DDR4_DB_RTT_WR_ENUM) | 
| DB Host Interface DQ RTT_PARK | Specifies the RTT_PARK setting for the host interface of the data buffer. This parameter determines the value of control word BC02 of the data buffer. Perform board simulation to obtain the optimal value for this setting. (Identifier: MEM_DDR4_DB_RTT_PARK_ENUM) | 
| DB Host Interface DQ Driver | Specifies the driver impedance setting for the host interface of the data buffer. This parameter determines the value of the control word BC03 of the data buffer. Perform board simulation to obtain the optimal value for this setting. (Identifier: MEM_DDR4_DB_DQ_DRV_ENUM) | 
| Use recommended initial VrefDQ value | Specifies to use the recommended initial VrefDQ value. This value is used as a starting point and may change after calibration. (Identifier: MEM_DDR4_DEFAULT_VREFOUT) | 
| VrefDQ training value | VrefDQ training value. (Identifier: MEM_DDR4_USER_VREFDQ_TRAINING_VALUE) | 
| VrefDQ training range | VrefDQ training range. (Identifier: MEM_DDR4_USER_VREFDQ_TRAINING_RANGE) | 
| Display Name | Description | 
|---|---|
| SPD Byte 137 - RCD Drive Strength for Command/Address | Specifies the drive strength of the registering clock driver's control and command/address outputs to the DRAM. The value must come from Byte 137 of the SPD from the DIMM vendor. (Identifier: MEM_DDR4_SPD_137_RCD_CA_DRV) | 
| SPD Byte 138 - RCD Drive Strength for CK | Specifies the drive strength of the registering clock driver's clock outputs to the DRAM. The value must come from Byte 138 of the SPD from the DIMM vendor. (Identifier: MEM_DDR4_SPD_138_RCD_CK_DRV) | 
| SPD Byte 140 - DRAM VrefDQ for Package Rank 0 | Specifies the VrefDQ setting for package rank 0 of an LRDIMM. The value must come from Byte 140 of the SPD from the DIMM vendor. (Identifier: MEM_DDR4_SPD_140_DRAM_VREFDQ_R0) | 
| SPD Byte 141 - DRAM VrefDQ for Package Rank 1 | Specifies the VrefDQ setting for package rank 1 of an LRDIMM. The value must come from Byte 141 of the SPD from the DIMM vendor. (Identifier: MEM_DDR4_SPD_141_DRAM_VREFDQ_R1) | 
| SPD Byte 142 - DRAM VrefDQ for Package Rank 2 | Specifies the VrefDQ setting for package rank 2 (if it exists) of an LRDIMM. The value must come from Byte 142 of the SPD from the DIMM vendor. (Identifier: MEM_DDR4_SPD_142_DRAM_VREFDQ_R2) | 
| SPD Byte 143 - DRAM VrefDQ for Package Rank 3 | Specifies the VrefDQ setting for package rank 3 (if it exists) of an LRDIMM. The value must come from Byte 143 of the SPD from the DIMM vendor. (Identifier: MEM_DDR4_SPD_143_DRAM_VREFDQ_R3) | 
| SPD Byte 144 - DB VrefDQ for DRAM Interface | Specifies the VrefDQ setting of the data buffer's DRAM interface. The value must come from Byte 144 of the SPD from the DIMM vendor. (Identifier: MEM_DDR4_SPD_144_DB_VREFDQ) | 
| SPD Byte 145-147 - DB MDQ Drive Strength and RTT | Specifies the drive strength of the MDQ pins of the data buffer's DRAM interface. The value must come from either Byte 145 (data rate = 1866), 146 (1866 data rate = 2400), or 147 (2400 data rate = 3200) of the SPD from the DIMM vendor. (Identifier: MEM_DDR4_SPD_145_DB_MDQ_DRV) | 
| SPD Byte 148 - DRAM Drive Strength | Specifies the drive strength of the DRAM. The value must come from Byte 148 of the SPD from the DIMM vendor. (Identifier: MEM_DDR4_SPD_148_DRAM_DRV) | 
| SPD Byte 149-151 - DRAM ODT (RTT_WR and RTT_NOM) | Specifies the RTT_WR and RTT_NOM setting of the DRAM. The value must come from either Byte 149 (data rate = 1866), 150 (1866 data rate = 2400), or 151 (2400 data rate = 3200) of the SPD from the DIMM vendor. (Identifier: MEM_DDR4_SPD_149_DRAM_RTT_WR_NOM) | 
| SPD Byte 152-154 - DRAM ODT (RTT_PARK) | Specifies the RTT_PARK setting of the DRAM. The value must come from either Byte 152 (data rate = 1866), 153 (1866 data rate = 2400), or 154 (2400 data rate = 3200) of the SPD from the DIMM vendor. (Identifier: MEM_DDR4_SPD_152_DRAM_RTT_PARK) | 
| SPD Byte 155 - DB VrefDQ for DRAM Interface Range | Specifies the RTT_PARK setting of the DRAM. The value must come from Byte 155 of the SPD from the DIMM vendor. | 
| RCD and DB Manufacturer (LSB) | Specifies the LSB of the ID code of the registering clock driver and data buffer manufacturer. The value must come from Byte 133 of the SPD from the DIMM vendor. (Identifier: MEM_DDR4_SPD_133_RCD_DB_VENDOR_LSB) | 
| RCD and DB Manufacturer (MSB) | Specifies the MSB of the ID code of the registering clock driver and data buffer manufacturer. The value must come from Byte 134 of the SPD from the DIMM vendor. (Identifier: MEM_DDR4_SPD_134_RCD_DB_VENDOR_MSB) | 
| RCD Revision Number | Specifies the die revision of the registering clock driver. The value must come from Byte 135 of the SPD from the DIMM vendor. (Identifier: MEM_DDR4_SPD_135_RCD_REV) | 
| DB Revision Number | Specifies the die revision of the data buffer. The value must come from Byte 139 of the SPD from the DIMM vendor. (Identifier: MEM_DDR4_SPD_139_DB_REV) | 
| Display Name | Description | 
|---|---|
| Use Default ODT Assertion Tables | Enables the default ODT assertion pattern as determined from vendor guidelines. These settings are provided as a default only; you should simulate your memory interface to determine the optimal ODT settings and assertion patterns. (Identifier: MEM_DDR4_USE_DEFAULT_ODT) |