External Memory Interfaces Intel® Agilex™ 7 F-Series and I-Series FPGA IP User Guide
A newer version of this document is available. Customers should click here to go to the newest version.
4.2.5. AFI Calibration Status Signals
|   Signal Name  |  
         Direction  |  
         Width  |  
         Description  |  
      
|---|---|---|---|
|   afi_cal_success  |  
         Output  |  
         1  |  
         Asserted to indicate that calibration has completed successfully.  |  
      
|   afi_cal_fail  |  
         Output  |  
         1  |  
         Asserted to indicate that calibration has failed.  |  
      
|   afi_cal_req  |  
         Input  |  
         1  |  
         Effectively a synchronous reset for the sequencer. When this signal is asserted, the sequencer returns to the reset state; when this signal is released, a new calibration sequence begins.  |  
      
|   afi_wlat  |  
         Output  |  
         AFI_WLAT_WIDTH  |  
         The required write latency in afi_clk cycles, between address/command and write data being issued at the PHY/controller interface. The afi_wlat value can be different for different groups; each group’s write latency can range from 0 to 63. If write latency is the same for all groups, only the lowest 6 bits are required.  |  
      
|   afi_rlat (1) |  
         Output  |  
         AFI_RLAT_WIDTH  |  
         The required read latency in afi_clk cycles between address/command and read data being returned to the PHY/controller interface. Values can range from 0 to 63.  |  
      
|   Note to Table: 
  |  
      |||