External Memory Interfaces (EMIF) IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 817467
Date 1/13/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4.6.12. io96b1_to_hps for External Memory Interfaces (EMIF) IP - LPDDR5

NOVAL

Table 148.  Interface: io96b1_to_hpsInterface type: conduit
Port Name Direction Description
s1_noc_axi4lite_clock Output PORT_S1_NOC_AXI4LITE_CLOCK_DESC
s1_noc_axi4lite_reset_n Output PORT_S1_NOC_AXI4LITE_RESET_N_DESC
s1_noc_axi4lite_awaddr Input PORT_S1_NOC_AXI4LITE_AWADDR_DESC
s1_noc_axi4lite_awvalid Input PORT_S1_NOC_AXI4LITE_AWVALID_DESC
s1_noc_axi4lite_awready Output PORT_S1_NOC_AXI4LITE_AWREADY_DESC
s1_noc_axi4lite_araddr Input PORT_S1_NOC_AXI4LITE_ARADDR_DESC
s1_noc_axi4lite_arvalid Input PORT_S1_NOC_AXI4LITE_ARVALID_DESC
s1_noc_axi4lite_arready Output PORT_S1_NOC_AXI4LITE_ARREADY_DESC
s1_noc_axi4lite_wdata Input PORT_S1_NOC_AXI4LITE_WDATA_DESC
s1_noc_axi4lite_wvalid Input PORT_S1_NOC_AXI4LITE_WVALID_DESC
s1_noc_axi4lite_wready Output PORT_S1_NOC_AXI4LITE_WREADY_DESC
s1_noc_axi4lite_rresp Output PORT_S1_NOC_AXI4LITE_RRESP_DESC
s1_noc_axi4lite_rdata Output PORT_S1_NOC_AXI4LITE_RDATA_DESC
s1_noc_axi4lite_rvalid Output PORT_S1_NOC_AXI4LITE_RVALID_DESC
s1_noc_axi4lite_rready Input PORT_S1_NOC_AXI4LITE_RREADY_DESC
s1_noc_axi4lite_bresp Output PORT_S1_NOC_AXI4LITE_BRESP_DESC
s1_noc_axi4lite_bvalid Output PORT_S1_NOC_AXI4LITE_BVALID_DESC
s1_noc_axi4lite_bready Input PORT_S1_NOC_AXI4LITE_BREADY_DESC
s1_noc_axi4lite_awprot Input PORT_S1_NOC_AXI4LITE_AWPROT_DESC
s1_noc_axi4lite_arprot Input PORT_S1_NOC_AXI4LITE_ARPROT_DESC
s1_noc_axi4lite_wstrb Input PORT_S1_NOC_AXI4LITE_WSTRB_DESC