HSIO Single-Ended I/O Standards Specifications
HSIO Single-Ended SSTL, HSTL, HSUL, POD, and LVSTL I/O Reference Voltage Specifications
HSIO Single-Ended SSTL, HSTL, HSUL, and POD I/O Standards Signal Specifications
HSIO Single-Ended LVSTL I/O Standards Specifications
HSIO Differential SSTL, HSTL, and HSUL I/O Standards Specifications
HSIO Differential POD I/O Standards Specifications
HSIO Differential LVSTL I/O Standards Specifications
HSIO Differential I/O Standards Specifications
MIPI D-PHY I/O Standards Specifications
HPS Clock Performance
HPS Internal Oscillator Frequency
HPS PLL Specifications
HPS Cold Reset
HPS SPI Timing Characteristics
HPS SD/eMMC Timing Characteristics
HPS USB 2.0 Timing Characteristics
HPS USB 3.1 Timing Characteristics
HPS Ethernet Media Access Controller (EMAC) Timing Characteristics
HPS I2C Timing Characteristics
HPS I3C Timing Characteristics
HPS NAND Timing Characteristics
HPS Trace Timing Characteristics
HPS GPIO Interface
HPS JTAG Timing Characteristics
HPS Programmable I/O Timing Characteristics
HSIO Differential I/O Standards Specifications
I/O Standard | VCCIO_PIO (V) | VID (mV) | VICM(DC) (V) | VOD (mV) 80 | VOCM (V)80 | |||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Min | Typ | Max | Min | Max | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max | |
True Differential Signaling-1.3 V (LVDS compatible Transmitter and Receiver) 81 82 83 | 1.261 | 1.3 | 1.339 | 100 | 500 | 0.5 | — | 1.40mea1662081169236.html#ds_16_c15692d98096__fn_diffio-f3 84 | 247 | — | 454 | 0.9 | 1 | 1.1 |
True Differential Signaling-1.2 V (Receiver only) 81 | 1.14 | 1.2 | 1.26 | 100 | 454 | 0.8 | — | 0.95 | — | — | — | — | — | — |
True Differential Signaling-1.1 V (Receiver only) 81 | 1.045 | 1.1 | 1.155 | 100 | 454 | 0.8 | — | 0.95 | — | — | — | — | — | — |
True Differential Signaling-1.05 V (Receiver only)mea1662081169236.html#ds_16_c15692d98096__fn_diffio-f2 81 | 0.9975 | 1.05 | 1.1025 | 100 | 454 | 0.8 | — | 0.95 | — | — | — | — | — | — |
SLVS400 | 1.164 | 1.2 | 1.236 | 70 | — | 0.07 | 0.2 | 0.33 | — | — | — | — | — | — |
1.067 | 1.1 | 1.133 | — | — | — | — | — | — |
80 RL range: 90 ≤ RL ≤ 110 Ω.
81 The True Differential Signaling input buffer is supported on 1.05 V, 1.1 V, 1.2 V, and 1.3 V VCCIO_PIO banks. The maximum input voltage driven into the True Differential Signaling input buffer must not exceed VICM(max) + VID(max)/2.
82 True Differential Signaling - 1.3 V standard is compatible with LVDS and capable to interface with LVDS subsets such as:
- RSDS
- Mini-LVDS
- Any I/O standards using equivalent electrical specifications
83 For further information on True Differential Signaling - 1.3 V feature support and guidelines on interfacing True Differential Signaling -1.3V standard with LVDS and its subset compliant standards, refer to the related information.
84 The VICM(DC) voltage must not exceed 1.2 V when on-chip differential termination (RD OCT) is disabled with the use of external on-board termination.