Agilex™ 5 FPGAs and SoCs Device Data Sheet

ID 813918
Date 8/11/2025
Public

Visible to Intel only — GUID: xjh1662081225825

Ixiasoft

Document Table of Contents

MIPI D-PHY Performance

Table 70.  D-Series FPGAs MIPI D-PHY Performance For specification status, see the Data Sheet Status table
Parameter Symbol Condition –1 Speed Grade –2 Speed Grade –3 Speed Grade Unit
Min Typ Max Min Typ Max Min Typ Max
MIPI D-PHY transmitter or receiver High-speed interface, Hs Long reference138 150 2,500 150 2,500 150 2,500 Mbps
Short reference and standard reference138 150 3,500 150 3,500 150 3,500 Mbps
Low-power interface, Lp 20 20 20 MHz
Table 71.  E-Series FPGAs MIPI D-PHY Performance For specification status, see the Data Sheet Status table
Parameter Device Group Symbol Condition –1, –4 Speed Grade –2, –5 Speed Grade –3, –6 Speed Grade Unit
Min Typ Max Min Typ Max Min Typ Max
MIPI D-PHY transmitter or receiver A High-speed interface, Hs Long reference139 150 2,500 150 2,500 150 2,500 Mbps
Short reference and standard reference139 150 3,500 150 3,500 150 3,500 Mbps
Low-power interface, Lp 20 20 20 MHz
MIPI D-PHY transmitter or receiver B High-speed interface, Hs Short reference, standard reference, or long reference 139 150 2,500 150 2,500 150 2,500 Mbps
Low-power interface, Lp 20 20 20 MHz
138 The long reference/standard reference/short reference is reference to the insertion loss condition from MIPI Alliance D-PHY specifications.
139 The long reference/standard reference/short reference is reference to the insertion loss condition from MIPI Alliance D-PHY specifications.