Intel Agilex® 7 F-Series and I-Series FPGA Memory Subsystem IP User Guide

ID 789389
Date 10/02/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

7.3.2. Offset 0x0004 Feature List

Bits Access Type Default Description
31:26 RO 0 Reserved.
25:23 RO 0 Reserved
22:18 RO 0 Reserved
17 RO See description.

Multi-Hierarchy Memory Bridge support

1 = Multi-Hierarchy Memory Bridge support in extended Sub-System.

0 = no Multi-Hierarchy Memory Bridge support in extended subsystem.

16 RO See description.

Multi-Port Memory Front End (MPMFE) support

1 = MPMFE support in extended Sub-System.

0 = no MPMFE support in extended subsystem.

15:2 RO 0 Reserved.
1:0 RO 0

AXIUser interface support.

00b = AXI-4 support.

Others = reserved.