Intel Agilex® 7 F-Series and I-Series FPGA Memory Subsystem IP User Guide

ID 789389
Date 10/02/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4.2.2. Memory Control and Diagnostics Tab

The Memory Control and Diagnostics parameters reside on the Memory Control and Diagnostics tab of the parameter editor.
Table 10.  Memory Control and Diagnostics Parameters
Parameter Default Setting Description Range/Values
Enable CSR interface Enabled Exposes an AXI-Lite interface to access the memory subsystem's control and status registers (CSRs). N/A
Memory interface calibration debug Disabled Allows access of calibration debug reports for all memory interfaces. These can be accessed either using the Intel® Quartus® Prime EMIF debug toolkit or via the AXI-Lite interface for CSRs. Disabled, Access via CSR interface
Memory interface efficiency monitor Disabled Adds an efficiency monitor in front of all the memory controllers, allowing you to view efficiency statistics of the memory interfaces. These can be accessed using either the EMIF efficiency monitor toolkit or the AXI-Lite interface for CSRs. Disabled, Access via CSR interface, Access via toolkit GUI
Enable DFH Disabled Enable the device feature header (DFH) registers. N/A
Next DFH byte offset 0 FH byte offset will be added to current DFH address to obtain the next DFH address.  
End of list False Set to true if this is the last DFH in the linked list. True, False