Intel Agilex® 7 F-Series and I-Series FPGA Memory Subsystem IP User Guide

ID 789389
Date 10/02/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

7.2. Memory Base Sub-System Global CSR

You can add OFS DFH CSRs based on the DFHv0v1_EN parameter. In the DFL linked list, a prior feature’s DFH Header Next DFH Byte Offset would point to the memory subsystem DFH CSR.

All of the CSRs described below are based on the parameter value CSR_BASEADDR + the offset value listed on the sub-section headers below.