Intel Agilex® 7 F-Series and I-Series FPGA Memory Subsystem IP User Guide

ID 789389
Date 10/02/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

6.4.3. MBL Delete Key Operation

To perform a delete operation, follow these steps through AXI Lite interface:
  1. Write the key to the MBL_KEY registers.
  2. Poll the MBL_MGMT_CTRL register until the busy bit = 0x0.
  3. Write to the MBL_MGMT_CTRL register:
    • Specifying req_type = 0x2.
    • Specifying tab (logical table).
  4. Check MBL_MGMT_CTRL register success bit, success bit is set to 0x1 to indicate that key and result are successfully deleted.
  5. The MBL_KEY_HANDLE register is written with a handle value corresponding to the deleted key.

The address of mgmt_ctrl register is 0xb0, due to CSR_BASEADDR + CSR_ADDROFF + offset -> 0 + 0x60 + 0x20 = 0x80.

The address of key_n register is 0x1060, due to CSR_BASEADDR + CSR_ADDROFF + offset -> 0 + 0x60 + 0x1000 = 0x1060.

The address of result_n register is 0x2060, due to CSR_BASEADDR + CSR_ADDROFF + offset -> 0 + 0x60 + 0x2000 = 0x2060.

Figure 35.  Delete Key Operation on MBL