External Memory Interfaces Intel Agilex® 7 M-Series FPGA IP User Guide
A newer version of this document is available. Customers should click here to go to the newest version.
Visible to Intel only — GUID: hbq1659556183917
Ixiasoft
Visible to Intel only — GUID: hbq1659556183917
Ixiasoft
6.3.4.3. Power Delivery Recommendations for the Memory / DIMM Side
In the following table, the number of decoupling capacitors is based on a single channel. If multiple channels are sharing the same power rail at the DIMM, the number of decoupling capacitors at the DIMM must be scaled accordingly.
Physically small decoupling capacitors are recommended to minimize area, inductance, and resistance on the PDN path on the printed circuit board.
Memory Configuration | Power Domain | Decoupling Location | Quantity × Value (size) |
---|---|---|---|
DDR4 1DPC | VDDQ | 4 near each side of DIMM connector close to VDDQ pins | 8 × 47uF (0805) |
4 near each side of DIMM connector close to VDDQ pins | 8 × 1uF (0402) | ||
VTT | Place capacitor on VTT plane close to DIMM | 1 × 47uF (0805) | |
Place capacitor on VTT plane close to DIMM | 2 × 1uF (0402) | ||
VPP | Place capacitor close to DIMM | 1 × 47uF (0805) | |
Place capacitor close to DIMM | 1 × 1uF (0402) | ||
VDDSPD | Place capacitor close to DIMM | 1 × 0.1uF (0402) | |
Place capacitor close to DIMM | 1 × 2.2uF (0402) |