External Memory Interfaces Intel Agilex® 7 M-Series FPGA IP User Guide
A newer version of this document is available. Customers should click here to go to the newest version.
Visible to Intel only — GUID: kor1659554966073
Ixiasoft
Visible to Intel only — GUID: kor1659554966073
Ixiasoft
6.2. Intel Agilex® 7 M-Series FPGA EMIF IP Pin and Resource Planning
Typically, all external memory interfaces require the following FPGA resources:
- Interface pins
- PLL and clock network
- Other FPGA resources—for example, core fabric logic and debug interfaces
Once all the requirements are known for your external memory interface, you can begin planning your system.