External Memory Interfaces Intel Agilex® 7 M-Series FPGA IP User Guide
A newer version of this document is available. Customers should click here to go to the newest version.
Visible to Intel only — GUID: gzo1668783655982
Ixiasoft
Visible to Intel only — GUID: gzo1668783655982
Ixiasoft
8.2.1. Intel Agilex® 7 M-Series FPGA EMIF IP Interface Pins
However, RDQS (read data strobe), WCK (write clock),and DQ (data) pins are listed in the device pin tables and are fixed at specific locations in the device. You must adhere to these pin locations to optimize routing, minimize skew, and maximize margins. Always check the pin table for the actual locations of the DQS and DQ pins.