Intel Agilex® 7 M-Series FPGA Network-on-Chip (NoC) User Guide
A newer version of this document is available. Customers should click here to go to the newest version.
Visible to Intel only — GUID: fto1675380832050
Ixiasoft
Visible to Intel only — GUID: fto1675380832050
Ixiasoft
8.2. NoC Clock Control Intel FPGA IP
You use the NoC Clock Control Intel FPGA IP to insert the NoC PLL and NoC SSM. You must provide one NoC Clock Control Intel FPGA IP instance for the hard memory NoC running along the top edge of the die. You must also provide a second NoC Clock Control Intel FPGA IP instance for the hard memory NoC along the bottom of the die.
Access the NoC Clock Control Intel FPGA IP in the IP Catalog by expanding the Intel FPGA Interconnect category and then expanding the NoC subcategory.