F-Tile 25G Ethernet Intel® FPGA IP Design Example User Guide
ID
750200
Date
10/14/2022
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1.1. Directory Structure
1.2. Generating the Design Example
1.3. Generating Tile Files
1.4. Simulating the F-tile 25G Ethernet Intel FPGA IP Design Example Testbench
1.5. Compiling and Configuring the Design Example in Hardware
1.6. Testing the F-tile 25G Ethernet Intel FPGA IP Hardware Design Example
2.2. Hardware and Software Requirements
Intel® uses the following hardware and software to test the design example in a Linux system:
- Intel® Quartus® Prime Pro Edition software.
- Siemens* EDA QuestaSim* , Synopsys* VCS* , and Cadence Xcelium* simulator.
- Intel® Agilex™ I-series Transceiver-SoC Development Kit (AGIB027R31B1E2VRO) for hardware testing.