Ashling* RiscFree* Integrated Development Environment (IDE) for Altera® FPGAs User Guide

ID 730783
Date 4/11/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

3.5.2. Nios® V Processor System Debug

This section is a generic debugging section where the debugging steps are the same for Nios® V processor and Arm HPS debugging. Use the guidelines in this section to start debugging the program with the GUI or GDB console after completing the following steps: