RapidIO Intel FPGA IP User Guide

ID 683884
Date 9/15/2021
Public
Document Table of Contents

6.2.11. Transport Layer Feature Register

This register controls the Transport layer mode.

Table 104.  Rx Transport Control—Offset: 0x10600
Field Bits Access Function Default
RSRV [31:1] RO Reserved 31'h0
PROMISCUOUS_MODE [0] RW This bit determines whether the Transport layer checks destination IDs in incoming request packets, or promiscuously accepts all incoming request packets with a supported ftype. 60
60 The default (reset) value is set in the RapidIO parameter editor for variations other than Intel® Arria® 10 and Intel® Cyclone® 10 GX variations. The default (reset) value for Intel® Arria® 10 and Intel® Cyclone® 10 GX variations is 1.