Visible to Intel only — GUID: caa1576109756513
Ixiasoft
1. Overview
2. CvP Description
3. CvP Topologies
4. Design Considerations
5. CvP Driver and Registers
6. Understanding the Design Steps for CvP Initialization using the Supported PCIe Tile in Agilex™ 7 FPGAs
7. Agilex™ 7 Device Configuration via Protocol (CvP) Implementation User Guide Archives
8. Document Revision History for the Agilex™ 7 Device Configuration via Protocol (CvP) Implementation User Guide
5.3.1. Vendor Specific Capability Header Register
5.3.2. Vendor Specific Header Register
5.3.3. Intel® Marker Register
5.3.4. User Configurable Device/Board ID Register
5.3.5. CvP Status Register
5.3.6. CvP Mode Control Register
5.3.7. CvP Data Registers
5.3.8. CvP Programming Control Register
5.3.9. CvP Credit Register
Visible to Intel only — GUID: caa1576109756513
Ixiasoft
5.3.5. CvP Status Register
Bits | Name | Reset Value | Access | Description |
---|---|---|---|---|
[15:11] | — | Variable | RO | Reserved. |
[10] | CVP_CONFIG_SUCCESS | Variable | RO | Status bit set by the device to indicate that the core image configuration was successful. |
[9] | — | Variable | RO | Reserved. |
[8] | PLD_CLK_IN_USE | Variable | RO | From clock switch module to fabric. You can use this bit for debug. |
[7] | CVP_CONFIG_DONE | Variable | RO | Indicates that the device has completed the device configuration via CvP and there were no errors. |
[6] | — | Variable | RO | Reserved. |
[5] | USERMODE | Variable | RO | Indicates if the configurable FPGA fabric is in user mode. |
[4] | CVP_EN | Variable | RO | Indicates if the device has enabled CvP mode. |
[3] | CVP_CONFIG_ERROR | Variable | RO | Reflects the value of this signal from the device, checked by software to determine if there was an error during configuration. |
[2] | CVP_CONFIG_READY | 0x0 | RO | Reflects the value of this signal from the device, checked by software during programming algorithm to determine the device is ready for configuration. |
[1:0] | — | Variable | RO | Reserved. |