Visible to Intel only — GUID: ntm1576109883576
Ixiasoft
1. Overview
2. CvP Description
3. CvP Topologies
4. Design Considerations
5. CvP Driver and Registers
6. Understanding the Design Steps for CvP Initialization using the Supported PCIe Tile in Agilex™ 7 FPGAs
7. Agilex™ 7 Device Configuration via Protocol (CvP) Implementation User Guide Archives
8. Document Revision History for the Agilex™ 7 Device Configuration via Protocol (CvP) Implementation User Guide
5.3.1. Vendor Specific Capability Header Register
5.3.2. Vendor Specific Header Register
5.3.3. Intel® Marker Register
5.3.4. User Configurable Device/Board ID Register
5.3.5. CvP Status Register
5.3.6. CvP Mode Control Register
5.3.7. CvP Data Registers
5.3.8. CvP Programming Control Register
5.3.9. CvP Credit Register
Visible to Intel only — GUID: ntm1576109883576
Ixiasoft
5.3.8. CvP Programming Control Register
Bits | Name | Reset Value | Access | Description |
---|---|---|---|---|
[31:2] | — | 0x0000 | RO | Reserved. |
[1] | START_XFER | 1'b0 | RW | Sets the CvP output to the FPGA control block indicating the start of a transfer. |
[0] | CVP_CONFIG | 1'b0 | RW | When set to 1, the FPGA control block begins a transfer via CvP. |