B. Revision History
| Document Version | Changes |
|---|---|
| 2020.04.02 | Added Smart VID Setting |
| 2019.09.20 |
Updated:
|
| 2019.06.11 | Updated Table SW1 DIP Switch Default Settings (Board TOP) in the section Default Switch and Jumper Settings to clarify that MSEL [0] is tied to Vcc |
| 2019.03.29 |
|
| 2018.11.27 | Updated figure in Default Switch and Jumper Settings. Default position representation of M5JTAG_BYPASSn signal in switch SW6 is corrected to OFF position to ensure it matches the table description |
| 2018.07.20 | Added FPGA device variant GX to the document title |
| 2017.12.28 | Corrected errors in pin table in HiLo External Memory Interface |
| 2017.12.22 | Updated tables in HiLo External Memory Interface, QSFP and DisplayPort |
| 2017.10.11 |
|
| 2017.04.17 | Engineering Silicon (ES) Release |
| 2016.12.23 | Preliminary Release |