Double Data Rate I/O (ALTDDIO_IN, ALTDDIO_OUT, and ALTDDIO_BIDIR) IP Cores User Guide

ID 683148
Date 6/19/2017
Public
Document Table of Contents

1.14. Document Revision History

The following table lists the revision history for this document.
Table 11.  Document Revision History
Date Version Changes
June 2017 2017.06.19
  • Added the Cyclone® 10 LP device family.
  • Updated title of design example section.
  • Renamed "MegaWizard Plug-In Manager" to "parameter editor" or "IP catalog".
  • Renamed "megafunction" and "module" to "IP core".
  • Renamed "Quartus II" to "Quartus Prime".
  • Renamed "ModelSim-Altera" to "Modelsim - Intel FPGA Edition"
  • Updated the steps to create the IP core variations.
July 2015 2015.07.02 Updated Arria V, Cyclone V and Stratix V as supported devices.
January 2015 2015.01.23 Added link to design example file.
December 2014 2014.12.15 Template update.
January 2013 6.1 Updated to correct content error in “DDR I/O Timing” on page 3–7.
February 2012 6.0 Updated to refelect new GUI changes.
September 2010 5.0 Added ports and parameters.
June 2007 4.2 Updated for Quartus II software version 7.1:
  • Updated for Arria GX and Cyclone III devices.
  • Updated and renamed “DDR MegaWizard Plug-Ins Page Descriptions” section.
  • Added parameter to the ALTDDIO_IN megafunction.
  • Added “Referenced Documents” section.

    Updated “Revision History” and “How to Contact Altera” sections.

March 2007 4.1 Added Cyclone III device to list of supported devices.
July 2006 4.0 Updated to reflect Quartus II 6.0 release, added ModelSim simulation information, updated design examples.
March 2005 3.0 Updated to reflect new GUI changes.
December 2004 2.0 Updated to reflect new document organization and GUI changes.

Did you find the information on this page useful?

Characters remaining:

Feedback Message