12.2. [HL-NO-DDR] Hardware
This section provides an in-depth description of the design example, focusing on the integration and functionality of the JTAG to Avalon-MM host, the ingress and egress mSGDMA engines, the FPGA AI Suite IP for inference, and the on-chip memory modules. It covers the configuration and control mechanisms, as well as the interaction between different components to achieve efficient AI inference on an FPGA device.
A top-level view of the design example that illustrates the data flow is shown in Figure 9. The DDR-Free design example is currently limited to one FPGA AI Suite IP instance.
All components are connected to the JTAG to Avalon-MM host and are memory-mapped on the JTAG bus, allowing for efficient communication and control from the Quartus® Prime System Console. Address offsets for each component is provided in [HL-NO-DDR] JTAG to Avalon MM Host Register Map.