GTS AXI Multichannel DMA IP for PCI Express* User Guide

ID 847470
Date 8/25/2025
Public
Document Table of Contents

A.1.5.1. 14-bit AXI-MM Address Format

The Configuration Slave supports a 14-bit address format as shown in the figure below.

Figure 54. 14-bit CS Address Format

The two most significant bits [13:12] determine whether address [11:0] are used to form a Configuration TLP sent downstream or used to write to/read from the local Configuration Slave registers.

Table 76.  CS Address Bits [13:12] Definition
Bits [13:12] Description
2’b00 Configuration TLP Type 0
2’b01 Configuration TLP Type 1
2’b10 Local CS address space 14’h2000 – 14’h2FFF (BDF register, etc.)
2’b11 Local CS address space 14’h3000 – 14’h3FFF (ATT tables)

The following is a list of the local CS registers.

Table 77.  Local CS Registers Supported in 14-bit Address Mode
Local CS Address Offset Name Access Comment
14’h2000 Scratch Pad Register RW  
14’h2004 BDF Register RW {Bus[7:0], Device[4:0], Function[2:0]}
14’h3000 – 14’h3FFF ATT for BAS RW

Address range for the Address Translation Table.

Note: Refer to Root Port Address Translation Table Enablement for information on the ATT programming example.